blob: 9d4159d85b6518e0c883573b991fa33cda1157dc [file] [log] [blame]
Felix Held2421de62021-03-26 01:13:53 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <amdblocks/apob_cache.h>
4#include <amdblocks/memmap.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -05005#include <assert.h>
Felix Held2421de62021-03-26 01:13:53 +01006#include <console/uart.h>
Felix Heldd0b51642021-04-08 22:25:19 +02007#include <device/device.h>
Felix Held2421de62021-03-26 01:13:53 +01008#include <fsp/api.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -05009#include <soc/platform_descriptors.h>
10#include <string.h>
11#include <types.h>
Felix Heldd0b51642021-04-08 22:25:19 +020012#include "chip.h"
Matt Papageorgeea0f2252021-03-30 11:41:22 -050013
14static void fill_dxio_descriptors(FSP_M_CONFIG *mcfg,
15 const fsp_dxio_descriptor *descs, size_t num)
16{
17 size_t i;
18
19 ASSERT_MSG(num <= FSPM_UPD_DXIO_DESCRIPTOR_COUNT,
20 "Too many DXIO descriptors provided.");
21
22 for (i = 0; i < num; i++) {
23 memcpy(mcfg->dxio_descriptor[i], &descs[i], sizeof(mcfg->dxio_descriptor[0]));
24 }
25}
26
27static void fill_ddi_descriptors(FSP_M_CONFIG *mcfg,
28 const fsp_ddi_descriptor *descs, size_t num)
29{
30 size_t i;
31
32 ASSERT_MSG(num <= FSPM_UPD_DDI_DESCRIPTOR_COUNT,
33 "Too many DDI descriptors provided.");
34
35 for (i = 0; i < num; i++) {
36 memcpy(&mcfg->ddi_descriptor[i], &descs[i], sizeof(mcfg->ddi_descriptor[0]));
37 }
38}
39
40static void fsp_fill_pcie_ddi_descriptors(FSP_M_CONFIG *mcfg)
41{
42 const fsp_dxio_descriptor *fsp_dxio;
43 const fsp_ddi_descriptor *fsp_ddi;
44 size_t num_dxio;
45 size_t num_ddi;
46
47 mainboard_get_dxio_ddi_descriptors(&fsp_dxio, &num_dxio,
48 &fsp_ddi, &num_ddi);
49 fill_dxio_descriptors(mcfg, fsp_dxio, num_dxio);
50 fill_ddi_descriptors(mcfg, fsp_ddi, num_ddi);
51}
Felix Held2421de62021-03-26 01:13:53 +010052
53void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
54{
55 FSP_M_CONFIG *mcfg = &mupd->FspmConfig;
Felix Heldd0b51642021-04-08 22:25:19 +020056 const struct soc_amd_cezanne_config *config = config_of_soc();
Felix Held2421de62021-03-26 01:13:53 +010057
58 mupd->FspmArchUpd.NvsBufferPtr = (uintptr_t)soc_fill_apob_cache();
59
60 mcfg->pci_express_base_addr = CONFIG_MMCONF_BASE_ADDRESS;
61 mcfg->tseg_size = CONFIG_SMM_TSEG_SIZE;
62 mcfg->bert_size = CONFIG_ACPI_BERT_SIZE;
63 mcfg->serial_port_base = uart_platform_base(CONFIG_UART_FOR_CONSOLE);
64 mcfg->serial_port_use_mmio = CONFIG(DRIVERS_UART_8250MEM);
Felix Held2421de62021-03-26 01:13:53 +010065 mcfg->serial_port_baudrate = get_uart_baudrate();
66 mcfg->serial_port_refclk = uart_platform_refclk();
Matt Papageorgeea0f2252021-03-30 11:41:22 -050067
Felix Heldd0b51642021-04-08 22:25:19 +020068 /* 0 is default */
69 mcfg->ccx_down_core_mode = config->downcore_mode;
70 mcfg->ccx_disable_smt = config->disable_smt;
71
Felix Heldd3be9ba2021-04-19 21:40:35 +020072 /* when stt_control isn't 1, FSP will ignore the other stt values */
73 mcfg->stt_control = config->stt_control;
74 mcfg->stt_pcb_sensor_count = config->stt_pcb_sensor_count;
75 mcfg->stt_min_limit = config->stt_min_limit;
76 mcfg->stt_m1 = config->stt_m1;
77 mcfg->stt_m2 = config->stt_m2;
78 mcfg->stt_m3 = config->stt_m3;
79 mcfg->stt_m4 = config->stt_m4;
80 mcfg->stt_m5 = config->stt_m5;
81 mcfg->stt_m6 = config->stt_m6;
82 mcfg->stt_c_apu = config->stt_c_apu;
83 mcfg->stt_c_gpu = config->stt_c_gpu;
84 mcfg->stt_c_hs2 = config->stt_c_hs2;
85 mcfg->stt_alpha_apu = config->stt_alpha_apu;
86 mcfg->stt_alpha_gpu = config->stt_alpha_gpu;
87 mcfg->stt_alpha_hs2 = config->stt_alpha_hs2;
88 mcfg->stt_skin_temp_apu = config->stt_skin_temp_apu;
89 mcfg->stt_skin_temp_gpu = config->stt_skin_temp_gpu;
90 mcfg->stt_skin_temp_hs2 = config->stt_skin_temp_hs2;
91 mcfg->stt_error_coeff = config->stt_error_coeff;
92 mcfg->stt_error_rate_coefficient = config->stt_error_rate_coefficient;
93
94 /* all following fields being 0 is a valid config */
95 mcfg->stapm_boost = config->stapm_boost;
96 mcfg->stapm_time_constant = config->stapm_time_constant;
97 mcfg->apu_only_sppt_limit = config->apu_only_sppt_limit;
98 mcfg->sustained_power_limit = config->sustained_power_limit;
99 mcfg->fast_ppt_limit = config->fast_ppt_limit;
100 mcfg->slow_ppt_limit = config->slow_ppt_limit;
101
102 /* 0 is default */
103 mcfg->smartshift_enable = config->smartshift_enable;
104
105 /* 0 is default */
106 mcfg->system_configuration = config->system_configuration;
107
108 /* when cppc_ctrl is 0 the other values won't be used */
109 mcfg->cppc_ctrl = config->cppc_ctrl;
110 mcfg->cppc_perf_limit_max_range = config->cppc_perf_limit_max_range;
111 mcfg->cppc_perf_limit_min_range = config->cppc_perf_limit_min_range;
112 mcfg->cppc_epp_max_range = config->cppc_epp_max_range;
113 mcfg->cppc_epp_min_range = config->cppc_epp_min_range;
114 mcfg->cppc_preferred_cores = config->cppc_preferred_cores;
115
Matt Papageorgeea0f2252021-03-30 11:41:22 -0500116 fsp_fill_pcie_ddi_descriptors(mcfg);
Felix Held2421de62021-03-26 01:13:53 +0100117}