blob: 1e6f5ac26b1982259551cdcd7281b7c91491f368 [file] [log] [blame]
Felix Held2421de62021-03-26 01:13:53 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <amdblocks/apob_cache.h>
Felix Held1ed5a632021-05-04 21:51:43 +02004#include <amdblocks/ioapic.h>
Felix Held2421de62021-03-26 01:13:53 +01005#include <amdblocks/memmap.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -05006#include <assert.h>
Felix Held2421de62021-03-26 01:13:53 +01007#include <console/uart.h>
Felix Heldd0b51642021-04-08 22:25:19 +02008#include <device/device.h>
Felix Held2421de62021-03-26 01:13:53 +01009#include <fsp/api.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -050010#include <soc/platform_descriptors.h>
Karthikeyan Ramasubramaniancdbedb62021-05-10 17:02:58 -060011#include <soc/pci_devs.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -050012#include <string.h>
13#include <types.h>
Felix Heldd0b51642021-04-08 22:25:19 +020014#include "chip.h"
Matt Papageorgeea0f2252021-03-30 11:41:22 -050015
Karthikeyan Ramasubramaniancdbedb62021-05-10 17:02:58 -060016static const struct device_path gfx_hda_path[] = {
17 {
18 .type = DEVICE_PATH_PCI,
19 .pci.devfn = PCIE_ABC_A_DEVFN
20 },
21 {
22 .type = DEVICE_PATH_PCI,
23 .pci.devfn = GFX_HDA_DEVFN
24 },
25};
26
27static bool devtree_gfx_hda_dev_enabled(void)
28{
29 const struct device *gfx_hda_dev;
30
31 gfx_hda_dev = find_dev_nested_path(pci_root_bus(), gfx_hda_path,
32 ARRAY_SIZE(gfx_hda_path));
33 if (!gfx_hda_dev)
34 return false;
35
36 return gfx_hda_dev->enabled;
37}
38
Matt Papageorgeea0f2252021-03-30 11:41:22 -050039static void fill_dxio_descriptors(FSP_M_CONFIG *mcfg,
40 const fsp_dxio_descriptor *descs, size_t num)
41{
42 size_t i;
43
44 ASSERT_MSG(num <= FSPM_UPD_DXIO_DESCRIPTOR_COUNT,
45 "Too many DXIO descriptors provided.");
46
47 for (i = 0; i < num; i++) {
48 memcpy(mcfg->dxio_descriptor[i], &descs[i], sizeof(mcfg->dxio_descriptor[0]));
49 }
50}
51
52static void fill_ddi_descriptors(FSP_M_CONFIG *mcfg,
53 const fsp_ddi_descriptor *descs, size_t num)
54{
55 size_t i;
56
57 ASSERT_MSG(num <= FSPM_UPD_DDI_DESCRIPTOR_COUNT,
58 "Too many DDI descriptors provided.");
59
60 for (i = 0; i < num; i++) {
61 memcpy(&mcfg->ddi_descriptor[i], &descs[i], sizeof(mcfg->ddi_descriptor[0]));
62 }
63}
64
65static void fsp_fill_pcie_ddi_descriptors(FSP_M_CONFIG *mcfg)
66{
67 const fsp_dxio_descriptor *fsp_dxio;
68 const fsp_ddi_descriptor *fsp_ddi;
69 size_t num_dxio;
70 size_t num_ddi;
71
72 mainboard_get_dxio_ddi_descriptors(&fsp_dxio, &num_dxio,
73 &fsp_ddi, &num_ddi);
74 fill_dxio_descriptors(mcfg, fsp_dxio, num_dxio);
75 fill_ddi_descriptors(mcfg, fsp_ddi, num_ddi);
76}
Felix Held2421de62021-03-26 01:13:53 +010077
Felix Held1ed5a632021-05-04 21:51:43 +020078static void fsp_assign_ioapic_upds(FSP_M_CONFIG *mcfg)
79{
80 mcfg->gnb_ioapic_base = GNB_IO_APIC_ADDR;
81 mcfg->gnb_ioapic_id = GNB_IOAPIC_ID;
82 mcfg->fch_ioapic_id = FCH_IOAPIC_ID;
83}
84
Felix Held2421de62021-03-26 01:13:53 +010085void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
86{
87 FSP_M_CONFIG *mcfg = &mupd->FspmConfig;
Felix Heldd0b51642021-04-08 22:25:19 +020088 const struct soc_amd_cezanne_config *config = config_of_soc();
Felix Held2421de62021-03-26 01:13:53 +010089
90 mupd->FspmArchUpd.NvsBufferPtr = (uintptr_t)soc_fill_apob_cache();
91
92 mcfg->pci_express_base_addr = CONFIG_MMCONF_BASE_ADDRESS;
93 mcfg->tseg_size = CONFIG_SMM_TSEG_SIZE;
Felix Held2421de62021-03-26 01:13:53 +010094 mcfg->serial_port_base = uart_platform_base(CONFIG_UART_FOR_CONSOLE);
95 mcfg->serial_port_use_mmio = CONFIG(DRIVERS_UART_8250MEM);
Felix Held2421de62021-03-26 01:13:53 +010096 mcfg->serial_port_baudrate = get_uart_baudrate();
97 mcfg->serial_port_refclk = uart_platform_refclk();
Matt Papageorgeea0f2252021-03-30 11:41:22 -050098
Felix Heldd0b51642021-04-08 22:25:19 +020099 /* 0 is default */
100 mcfg->ccx_down_core_mode = config->downcore_mode;
101 mcfg->ccx_disable_smt = config->disable_smt;
102
Felix Heldd3be9ba2021-04-19 21:40:35 +0200103 /* when stt_control isn't 1, FSP will ignore the other stt values */
104 mcfg->stt_control = config->stt_control;
105 mcfg->stt_pcb_sensor_count = config->stt_pcb_sensor_count;
106 mcfg->stt_min_limit = config->stt_min_limit;
107 mcfg->stt_m1 = config->stt_m1;
108 mcfg->stt_m2 = config->stt_m2;
109 mcfg->stt_m3 = config->stt_m3;
110 mcfg->stt_m4 = config->stt_m4;
111 mcfg->stt_m5 = config->stt_m5;
112 mcfg->stt_m6 = config->stt_m6;
113 mcfg->stt_c_apu = config->stt_c_apu;
114 mcfg->stt_c_gpu = config->stt_c_gpu;
115 mcfg->stt_c_hs2 = config->stt_c_hs2;
116 mcfg->stt_alpha_apu = config->stt_alpha_apu;
117 mcfg->stt_alpha_gpu = config->stt_alpha_gpu;
118 mcfg->stt_alpha_hs2 = config->stt_alpha_hs2;
119 mcfg->stt_skin_temp_apu = config->stt_skin_temp_apu;
120 mcfg->stt_skin_temp_gpu = config->stt_skin_temp_gpu;
121 mcfg->stt_skin_temp_hs2 = config->stt_skin_temp_hs2;
122 mcfg->stt_error_coeff = config->stt_error_coeff;
123 mcfg->stt_error_rate_coefficient = config->stt_error_rate_coefficient;
124
125 /* all following fields being 0 is a valid config */
126 mcfg->stapm_boost = config->stapm_boost;
Martin Roth9c176652021-04-23 12:24:35 -0600127 mcfg->stapm_time_constant = config->stapm_time_constant_s;
Felix Heldd3be9ba2021-04-19 21:40:35 +0200128 mcfg->apu_only_sppt_limit = config->apu_only_sppt_limit;
Martin Roth9c176652021-04-23 12:24:35 -0600129 mcfg->sustained_power_limit = config->sustained_power_limit_mW;
130 mcfg->fast_ppt_limit = config->fast_ppt_limit_mW;
131 mcfg->slow_ppt_limit = config->slow_ppt_limit_mW;
Martin Roth029d9972021-04-23 12:22:59 -0600132 mcfg->slow_ppt_time_constant = config->slow_ppt_time_constant_s;
133 mcfg->thermctl_limit = config->thermctl_limit_degreeC;
Felix Heldd3be9ba2021-04-19 21:40:35 +0200134
135 /* 0 is default */
136 mcfg->smartshift_enable = config->smartshift_enable;
137
138 /* 0 is default */
139 mcfg->system_configuration = config->system_configuration;
140
141 /* when cppc_ctrl is 0 the other values won't be used */
142 mcfg->cppc_ctrl = config->cppc_ctrl;
143 mcfg->cppc_perf_limit_max_range = config->cppc_perf_limit_max_range;
144 mcfg->cppc_perf_limit_min_range = config->cppc_perf_limit_min_range;
145 mcfg->cppc_epp_max_range = config->cppc_epp_max_range;
146 mcfg->cppc_epp_min_range = config->cppc_epp_min_range;
147 mcfg->cppc_preferred_cores = config->cppc_preferred_cores;
148
Karthikeyan Ramasubramanian5ad85d92021-04-22 16:59:08 -0600149 /* S0i3 enable */
150 mcfg->s0i3_enable = config->s0ix_enable;
151
Chris Wang06793922021-04-29 00:11:01 +0800152 /* voltage regulator telemetry settings */
153 mcfg->telemetry_vddcrvddfull_scale_current =
154 config->telemetry_vddcrvddfull_scale_current_mA;
155 mcfg->telemetry_vddcrvddoffset =
156 config->telemetry_vddcrvddoffset;
157 mcfg->telemetry_vddcrsocfull_scale_current =
158 config->telemetry_vddcrsocfull_scale_current_mA;
159 mcfg->telemetry_vddcrsocOffset =
160 config->telemetry_vddcrsocoffset;
161
Karthikeyan Ramasubramaniancdbedb62021-05-10 17:02:58 -0600162 mcfg->enable_nb_azalia = devtree_gfx_hda_dev_enabled();
163
Julian Schroederd2f33082021-05-11 10:44:13 -0500164 if (config->usb_phy_custom)
165 mcfg->usb_phy = (struct usb_phy_config *)&config->usb_phy;
166 else
167 mcfg->usb_phy = NULL;
168
Matt Papageorgeea0f2252021-03-30 11:41:22 -0500169 fsp_fill_pcie_ddi_descriptors(mcfg);
Felix Held1ed5a632021-05-04 21:51:43 +0200170 fsp_assign_ioapic_upds(mcfg);
Felix Held2421de62021-03-26 01:13:53 +0100171}