blob: 9866ed3b39c7e611f88d903fd2f8e05180350355 [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02004#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Marc Jonesa6354a12014-12-26 22:11:14 -07006#include <bootmode.h>
Michael Niewöhner44fa0d42020-12-28 15:00:39 +01007#include <commonlib/helpers.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07008#include <console/console.h>
9#include <delay.h>
10#include <device/device.h>
11#include <device/pci.h>
12#include <device/pci_ids.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070013#include <string.h>
14#include <reg_script.h>
Matt DeVillier53e24462016-08-05 02:20:15 -050015#include <drivers/intel/gma/i915.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070016#include <drivers/intel/gma/i915_reg.h>
Nico Hubera06689c2019-10-08 20:56:41 +020017#include <drivers/intel/gma/libgfxinit.h>
Matt DeVillier773488f2017-10-18 12:27:25 -050018#include <drivers/intel/gma/opregion.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070019#include <soc/cpu.h>
Duncan Laurie1e6b5912015-01-30 16:33:43 -080020#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070021#include <soc/ramstage.h>
22#include <soc/systemagent.h>
23#include <soc/intel/broadwell/chip.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020024#include <security/vboot/vbnv.h>
Matt DeVillierf8960a62016-11-16 23:37:43 -060025#include <soc/igd.h>
Elyes HAOUAS27d02d82019-05-15 21:11:39 +020026#include <types.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070027
Nico Hubere392f412016-12-07 19:29:08 +010028#define GT_RETRY 1000
29enum {
30 GT_CDCLK_DEFAULT = 0,
31 GT_CDCLK_337,
32 GT_CDCLK_450,
33 GT_CDCLK_540,
34 GT_CDCLK_675,
35};
Duncan Lauriec88c54c2014-04-30 16:36:13 -070036
Matt DeVillierf8960a62016-11-16 23:37:43 -060037static u32 reg_em4;
38static u32 reg_em5;
39
40u32 igd_get_reg_em4(void) { return reg_em4; }
41u32 igd_get_reg_em5(void) { return reg_em5; }
42
Duncan Lauriec88c54c2014-04-30 16:36:13 -070043struct reg_script haswell_early_init_script[] = {
44 /* Enable Force Wake */
45 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x00000020),
46 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +110047 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -070048
49 /* Enable Counters */
50 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000016),
51
52 /* GFXPAUSE settings */
53 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa000, 0x00070020),
54
55 /* ECO Settings */
56 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0xa180, 0xff3fffff, 0x15000000),
57
58 /* Enable DOP Clock Gating */
59 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000003fd),
60
61 /* Enable Unit Level Clock Gating */
62 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000080),
63 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
64 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
65 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
66
67 /*
68 * RC6 Settings
69 */
70
71 /* Wake Rate Limits */
72 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa090, 0x00000000),
73 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa098, 0x03e80000),
74 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa09c, 0x00280000),
75 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0a8, 0x0001e848),
76 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0ac, 0x00000019),
77
78 /* Render/Video/Blitter Idle Max Count */
79 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
80 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
81 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
82 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
83
84 /* RC Sleep / RCx Thresholds */
85 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b0, 0x00000000),
86 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b4, 0x000003e8),
87 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b8, 0x0000c350),
88
89 /* RP Settings */
90 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa010, 0x000f4240),
91 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa014, 0x12060000),
92 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa02c, 0x0000e808),
93 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa030, 0x0003bd08),
94 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa068, 0x000101d0),
95 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa06c, 0x00055730),
96 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa070, 0x0000000a),
97
98 /* RP Control */
99 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
100
101 /* HW RC6 Control */
102 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x88040000),
103
104 /* Video Frequency Request */
105 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
106
107 /* Set RC6 VIDs */
108 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
109 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
110 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
111 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
112
113 /* Enable PM Interrupts */
114 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
115
116 /* Enable RC6 in idle */
117 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
118
119 REG_SCRIPT_END
120};
121
122static const struct reg_script haswell_late_init_script[] = {
123 /* Lock settings */
124 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
125 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a004, (1 << 4)),
126 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a080, (1 << 2)),
127 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
128
129 /* Disable Force Wake */
130 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100131 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700132 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00000001),
133
134 /* Enable power well for DP and Audio */
135 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
136 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
137 (1 << 30), (1 << 30), GT_RETRY),
138
139 REG_SCRIPT_END
140};
141
142static const struct reg_script broadwell_early_init_script[] = {
143 /* Enable Force Wake */
144 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100145 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700146
147 /* Enable push bus metric control and shift */
148 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000004),
149 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa250, 0x000000ff),
150 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa25c, 0x00000010),
151
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700152 /* GFXPAUSE settings (set based on stepping) */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700153
154 /* ECO Settings */
155 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x45200000),
156
157 /* Enable DOP Clock Gating */
158 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000000fd),
159
160 /* Enable Unit Level Clock Gating */
161 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000000),
162 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
163 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
164 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
165 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
166
167 /* Video Frequency Request */
168 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
169
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700170 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138158, 0x00000009),
171 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x13815c, 0x0000000d),
172
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700173 /*
174 * RC6 Settings
175 */
176
177 /* Wake Rate Limits */
178 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0x0a090, 0, 0),
179 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a098, 0x03e80000),
180 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a09c, 0x00280000),
181 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0a8, 0x0001e848),
182 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0ac, 0x00000019),
183
184 /* Render/Video/Blitter Idle Max Count */
185 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
186 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
187 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
188
189 /* RC Sleep / RCx Thresholds */
190 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b0, 0x00000000),
191 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b8, 0x00000271),
192
193 /* RP Settings */
194 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a010, 0x000f4240),
195 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a014, 0x12060000),
196 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a02c, 0x0000e808),
197 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a030, 0x0003bd08),
198 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a068, 0x000101d0),
199 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a06c, 0x00055730),
200 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a070, 0x0000000a),
201 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a168, 0x00000006),
202
203 /* RP Control */
204 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
205
206 /* HW RC6 Control */
207 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x90040000),
208
209 /* Set RC6 VIDs */
210 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
211 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
212 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
213 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
214
215 /* Enable PM Interrupts */
216 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
217
218 /* Enable RC6 in idle */
219 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
220
221 REG_SCRIPT_END
222};
223
224static const struct reg_script broadwell_late_init_script[] = {
225 /* Lock settings */
226 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
227 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a000, (1 << 18)),
228 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
229
230 /* Disable Force Wake */
231 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100232 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700233
234 /* Enable power well for DP and Audio */
235 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
236 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
237 (1 << 30), (1 << 30), GT_RETRY),
238
239 REG_SCRIPT_END
240};
241
242u32 map_oprom_vendev(u32 vendev)
243{
244 return SA_IGD_OPROM_VENDEV;
245}
246
247static struct resource *gtt_res = NULL;
248
Matt DeVillier53e24462016-08-05 02:20:15 -0500249u32 gtt_read(u32 reg)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700250{
251 u32 val;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800252 val = read32(res2mmio(gtt_res, reg, 0));
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700253 return val;
254
255}
256
Matt DeVillier53e24462016-08-05 02:20:15 -0500257void gtt_write(u32 reg, u32 data)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700258{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800259 write32(res2mmio(gtt_res, reg, 0), data);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700260}
261
262static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask)
263{
264 u32 val = gtt_read(reg);
265 val &= andmask;
266 val |= ormask;
267 gtt_write(reg, val);
268}
269
Matt DeVillier53e24462016-08-05 02:20:15 -0500270int gtt_poll(u32 reg, u32 mask, u32 value)
271{ unsigned int try = GT_RETRY;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700272 u32 data;
273
274 while (try--) {
275 data = gtt_read(reg);
276 if ((data & mask) == value)
277 return 1;
278 udelay(10);
279 }
280
281 printk(BIOS_ERR, "GT init timeout\n");
282 return 0;
283}
284
Angel Pons14cd17a2020-10-23 14:49:36 +0200285static void gma_setup_panel(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700286{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300287 config_t *conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700288 u32 reg32;
289
290 /* Setup Digital Port Hotplug */
291 reg32 = gtt_read(PCH_PORT_HOTPLUG);
292 if (!reg32) {
293 reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2;
294 reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10;
295 reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18;
296 gtt_write(PCH_PORT_HOTPLUG, reg32);
297 }
298
299 /* Setup Panel Power On Delays */
300 reg32 = gtt_read(PCH_PP_ON_DELAYS);
301 if (!reg32) {
Michael Niewöhner44fa0d42020-12-28 15:00:39 +0100302 reg32 |= ((conf->gpu_panel_power_up_delay_ms * 10) & 0x1fff) << 16;
303 reg32 |= (conf->gpu_panel_power_backlight_on_delay_ms * 10) & 0x1fff;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700304 gtt_write(PCH_PP_ON_DELAYS, reg32);
305 }
306
307 /* Setup Panel Power Off Delays */
308 reg32 = gtt_read(PCH_PP_OFF_DELAYS);
309 if (!reg32) {
Michael Niewöhner44fa0d42020-12-28 15:00:39 +0100310 reg32 = ((conf->gpu_panel_power_down_delay_ms * 10) & 0x1fff) << 16;
311 reg32 |= (conf->gpu_panel_power_backlight_off_delay_ms * 10) & 0x1fff;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700312 gtt_write(PCH_PP_OFF_DELAYS, reg32);
313 }
314
315 /* Setup Panel Power Cycle Delay */
Michael Niewöhner44fa0d42020-12-28 15:00:39 +0100316 if (conf->gpu_panel_power_cycle_delay_ms) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700317 reg32 = gtt_read(PCH_PP_DIVISOR);
Michael Niewöhner3054a192020-12-28 15:00:39 +0100318 reg32 &= ~0x1f;
Michael Niewöhner44fa0d42020-12-28 15:00:39 +0100319 reg32 |= (DIV_ROUND_UP(conf->gpu_panel_power_cycle_delay_ms, 100) + 1) & 0x1f;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700320 gtt_write(PCH_PP_DIVISOR, reg32);
321 }
322
Nico Huber3b57a7c2019-10-08 20:24:05 +0200323 /* So far all devices seem to use the PCH PWM function.
324 The CPU PWM registers are all zero after reset. */
325 if (conf->gpu_pch_backlight_pwm_hz) {
326 /* For Lynx Point-LP:
327 Reference clock is 24MHz. We can choose either a 16
328 or a 128 step increment. Use 16 if we would have less
329 than 100 steps otherwise. */
Angel Pons14cd17a2020-10-23 14:49:36 +0200330 const unsigned int refclock = 24 * MHz;
331 const unsigned int hz_limit = refclock / 128 / 100;
Nico Huber3b57a7c2019-10-08 20:24:05 +0200332 unsigned int pwm_increment, pwm_period;
333 u32 south_chicken2;
334
335 south_chicken2 = gtt_read(SOUTH_CHICKEN2);
336 if (conf->gpu_pch_backlight_pwm_hz > hz_limit) {
337 pwm_increment = 16;
Nico Hubere47132b2020-03-23 01:33:23 +0100338 south_chicken2 |= 1 << 5;
Nico Huber3b57a7c2019-10-08 20:24:05 +0200339 } else {
340 pwm_increment = 128;
Nico Hubere47132b2020-03-23 01:33:23 +0100341 south_chicken2 &= ~(1 << 5);
Nico Huber3b57a7c2019-10-08 20:24:05 +0200342 }
343 gtt_write(SOUTH_CHICKEN2, south_chicken2);
344
Angel Pons14cd17a2020-10-23 14:49:36 +0200345 pwm_period = refclock / pwm_increment / conf->gpu_pch_backlight_pwm_hz;
346 printk(BIOS_INFO,
347 "GMA: Setting backlight PWM frequency to %uMHz / %u / %u = %uHz\n",
348 refclock / MHz, pwm_increment, pwm_period,
349 DIV_ROUND_CLOSEST(refclock, pwm_increment * pwm_period));
350
Nico Huber3b57a7c2019-10-08 20:24:05 +0200351 /* Start with a 50% duty cycle. */
352 gtt_write(BLC_PWM_PCH_CTL2, pwm_period << 16 | pwm_period / 2);
353
354 gtt_write(BLC_PWM_PCH_CTL1,
355 (conf->gpu_pch_backlight_polarity == GPU_BACKLIGHT_POLARITY_LOW) << 29 |
356 BLM_PCH_OVERRIDE_ENABLE | BLM_PCH_PWM_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700357 }
358}
359
Nico Hubere392f412016-12-07 19:29:08 +0100360static int igd_get_cdclk_haswell(u32 *const cdsel, int *const inform_pc,
361 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700362{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300363 const config_t *const conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700364 int cdclk = conf->cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700365
366 /* Check for ULX GT1 or GT2 */
Nico Hubere392f412016-12-07 19:29:08 +0100367 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
Angel Pons9eaca7d2020-10-23 22:01:44 +0200368 const int cpu_is_ult = cpu_family_model() == HASWELL_FAMILY_ULT;
Nico Hubere392f412016-12-07 19:29:08 +0100369 const int gpu_is_ulx = devid == IGD_HASWELL_ULX_GT1 ||
370 devid == IGD_HASWELL_ULX_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700371
Nico Hubere392f412016-12-07 19:29:08 +0100372 /* Check for fixed fused clock */
373 if (gtt_read(0x42014) & 1 << 24)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700374 cdclk = GT_CDCLK_450;
375
Nico Hubere392f412016-12-07 19:29:08 +0100376 /*
377 * ULX defaults to 337MHz with possible override for 450MHz
378 * ULT is fixed at 450MHz
379 * others default to 540MHz with possible override for 450MHz
380 */
381 if (gpu_is_ulx && cdclk <= GT_CDCLK_337)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700382 cdclk = GT_CDCLK_337;
Angel Pons9eaca7d2020-10-23 22:01:44 +0200383 else if (gpu_is_ulx || cpu_is_ult ||
Nico Hubere392f412016-12-07 19:29:08 +0100384 cdclk == GT_CDCLK_337 || cdclk == GT_CDCLK_450)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700385 cdclk = GT_CDCLK_450;
Nico Hubere392f412016-12-07 19:29:08 +0100386 else
387 cdclk = GT_CDCLK_540;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700388
Nico Hubere392f412016-12-07 19:29:08 +0100389 *cdsel = cdclk != GT_CDCLK_450;
390 *inform_pc = gpu_is_ulx;
391 return cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700392}
393
Nico Hubere392f412016-12-07 19:29:08 +0100394static int igd_get_cdclk_broadwell(u32 *const cdsel, int *const inform_pc,
395 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700396{
Nico Hubere392f412016-12-07 19:29:08 +0100397 static const u32 cdsel_by_cdclk[] = { 0, 2, 0, 1, 3 };
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300398 const config_t *const conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700399 int cdclk = conf->cdclk;
Nico Hubere392f412016-12-07 19:29:08 +0100400
401 /* Check for ULX */
402 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
Angel Pons9eaca7d2020-10-23 22:01:44 +0200403 const int cpu_is_ult = cpu_family_model() == BROADWELL_FAMILY_ULT;
Nico Hubere392f412016-12-07 19:29:08 +0100404 const int gpu_is_ulx = devid == IGD_BROADWELL_Y_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700405
406 /* Inform power controller of upcoming frequency change */
407 gtt_write(0x138128, 0);
408 gtt_write(0x13812c, 0);
409 gtt_write(0x138124, 0x80000018);
410
411 /* Poll GT driver mailbox for run/busy clear */
Nico Hubere392f412016-12-07 19:29:08 +0100412 if (gtt_poll(0x138124, (1 << 31), (0 << 31))) {
413 *inform_pc = 1;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700414 } else {
Nico Hubere392f412016-12-07 19:29:08 +0100415 cdclk = GT_CDCLK_450;
416 *inform_pc = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700417 }
418
Nico Hubere392f412016-12-07 19:29:08 +0100419 /* Check for fixed fused clock */
420 if (gtt_read(0x42014) & 1 << 24)
421 cdclk = GT_CDCLK_450;
422
423 /*
424 * ULX defaults to 450MHz with possible override up to 540MHz
425 * ULT defaults to 540MHz with possible override up to 675MHz
426 * others default to 675MHz with possible override for lower freqs
427 */
428 if (cdclk == GT_CDCLK_337)
429 cdclk = GT_CDCLK_337;
430 else if (cdclk == GT_CDCLK_450 ||
431 (gpu_is_ulx && cdclk == GT_CDCLK_DEFAULT))
432 cdclk = GT_CDCLK_450;
433 else if (cdclk == GT_CDCLK_540 || gpu_is_ulx ||
Angel Pons9eaca7d2020-10-23 22:01:44 +0200434 (cpu_is_ult && cdclk == GT_CDCLK_DEFAULT))
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700435 cdclk = GT_CDCLK_540;
Nico Hubere392f412016-12-07 19:29:08 +0100436 else
437 cdclk = GT_CDCLK_675;
438
439 *cdsel = cdsel_by_cdclk[cdclk];
440 return cdclk;
441}
442
443static void igd_cdclk_init(struct device *dev, const int is_broadwell)
444{
445 u32 dpdiv, cdsel, cdval;
446 int cdclk, inform_pc;
447
448 if (is_broadwell)
449 cdclk = igd_get_cdclk_broadwell(&cdsel, &inform_pc, dev);
450 else
451 cdclk = igd_get_cdclk_haswell(&cdsel, &inform_pc, dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700452
453 /* Set variables based on CD Clock setting */
454 switch (cdclk) {
455 case GT_CDCLK_337:
Nico Hubere392f412016-12-07 19:29:08 +0100456 cdval = 337;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700457 dpdiv = 169;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600458 reg_em4 = 16;
459 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700460 break;
461 case GT_CDCLK_450:
Nico Hubere392f412016-12-07 19:29:08 +0100462 cdval = 449;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700463 dpdiv = 225;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600464 reg_em4 = 4;
465 reg_em5 = 75;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700466 break;
467 case GT_CDCLK_540:
Nico Hubere392f412016-12-07 19:29:08 +0100468 cdval = 539;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700469 dpdiv = 270;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600470 reg_em4 = 4;
471 reg_em5 = 90;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700472 break;
473 case GT_CDCLK_675:
Nico Hubere392f412016-12-07 19:29:08 +0100474 cdval = 674;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700475 dpdiv = 338;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600476 reg_em4 = 8;
477 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700478 default:
479 return;
480 }
481
482 /* Set LPCLL_CTL CD Clock Frequency Select */
Nico Hubere392f412016-12-07 19:29:08 +0100483 gtt_rmw(0x130040, 0xf3ffffff, cdsel << 26);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700484
Nico Hubere392f412016-12-07 19:29:08 +0100485 if (inform_pc) {
486 /* Inform power controller of selected frequency */
487 gtt_write(0x138128, cdsel);
488 gtt_write(0x13812c, 0);
489 gtt_write(0x138124, 0x80000017);
490 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700491
492 /* Program CD Clock Frequency */
Nico Hubere392f412016-12-07 19:29:08 +0100493 gtt_rmw(0x46200, 0xfffffc00, cdval);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700494
495 /* Set CPU DP AUX 2X bit clock dividers */
496 gtt_rmw(0x64010, 0xfffff800, dpdiv);
497 gtt_rmw(0x64810, 0xfffff800, dpdiv);
498}
499
500static void igd_init(struct device *dev)
501{
502 int is_broadwell = !!(cpu_family_model() == BROADWELL_FAMILY_ULT);
503 u32 rp1_gfx_freq;
504
Nico Huberf2a0be22020-04-26 17:01:25 +0200505 intel_gma_init_igd_opregion();
506
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700507 gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0);
508 if (!gtt_res || !gtt_res->base)
509 return;
510
Nico Huberdd597622020-04-26 19:46:35 +0200511 if (!CONFIG(NO_GFX_INIT))
512 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
513
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700514 /* Wait for any configured pre-graphics delay */
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300515 if (!acpi_is_wakeup_s3()) {
Julius Wernercd49cce2019-03-05 16:53:33 -0800516#if CONFIG(CHROMEOS)
Joel Kitching807803a2019-05-10 12:58:53 +0800517 if (display_init_required())
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800518 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800519#else
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800520 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800521#endif
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800522 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700523
524 /* Early init steps */
525 if (is_broadwell) {
526 reg_script_run_on_dev(dev, broadwell_early_init_script);
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700527
528 /* Set GFXPAUSE based on stepping */
529 if (cpu_stepping() <= (CPUID_BROADWELL_E0 & 0xf) &&
530 systemagent_revision() <= 9) {
531 gtt_write(0xa000, 0x300ff);
532 } else {
533 gtt_write(0xa000, 0x30020);
534 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700535 } else {
536 reg_script_run_on_dev(dev, haswell_early_init_script);
537 }
538
539 /* Set RP1 graphics frequency */
540 rp1_gfx_freq = (MCHBAR32(0x5998) >> 8) & 0xff;
541 gtt_write(0xa008, rp1_gfx_freq << 24);
542
543 /* Post VBIOS panel setup */
Angel Pons14cd17a2020-10-23 14:49:36 +0200544 gma_setup_panel(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700545
546 /* Initialize PCI device, load/execute BIOS Option ROM */
547 pci_dev_init(dev);
548
549 /* Late init steps */
Nico Hubere392f412016-12-07 19:29:08 +0100550 igd_cdclk_init(dev, is_broadwell);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700551 if (is_broadwell)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700552 reg_script_run_on_dev(dev, broadwell_late_init_script);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700553 else
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700554 reg_script_run_on_dev(dev, haswell_late_init_script);
Duncan Laurie61680272014-05-05 12:42:35 -0500555
Duncan Laurie49efaf22014-10-09 16:13:24 -0700556 if (gfx_get_init_done()) {
557 /*
558 * Work around VBIOS issue that is not clearing first 64
559 * bytes of the framebuffer during VBE mode set.
560 */
561 struct resource *fb = find_resource(dev, PCI_BASE_ADDRESS_2);
562 memset((void *)((u32)fb->base), 0, 64);
563 }
564
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300565 if (!gfx_get_init_done() && !acpi_is_wakeup_s3()) {
Duncan Laurie61680272014-05-05 12:42:35 -0500566 /*
567 * Enable DDI-A if the Option ROM did not execute:
568 *
569 * bit 0: Display detected (RO)
570 * bit 4: DDI A supports 4 lanes and DDI E is not used
571 * bit 7: DDI buffer is idle
572 */
573 gtt_write(DDI_BUF_CTL_A, DDI_BUF_IS_IDLE | DDI_A_4_LANES |
574 DDI_INIT_DISPLAY_DETECTED);
575 }
Matt DeVillier773488f2017-10-18 12:27:25 -0500576
Nico Hubera06689c2019-10-08 20:56:41 +0200577 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
578 int lightup_ok;
579 gma_gfxinit(&lightup_ok);
580 gfx_set_init_done(lightup_ok);
581 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700582}
583
Furquan Shaikh7536a392020-04-24 21:59:21 -0700584static void gma_generate_ssdt(const struct device *dev)
Matt DeVillier53e24462016-08-05 02:20:15 -0500585{
586 const struct soc_intel_broadwell_config *chip = dev->chip_info;
587
588 drivers_intel_gma_displays_ssdt_generate(&chip->gfx);
589}
590
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700591static struct device_operations igd_ops = {
Angel Pons257b00f2020-10-25 02:49:29 +0200592 .read_resources = pci_dev_read_resources,
593 .set_resources = pci_dev_set_resources,
594 .enable_resources = pci_dev_enable_resources,
595 .init = igd_init,
Matt DeVillier53e24462016-08-05 02:20:15 -0500596 .acpi_fill_ssdt = gma_generate_ssdt,
Angel Pons257b00f2020-10-25 02:49:29 +0200597 .ops_pci = &pci_dev_ops_pci,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700598};
599
600static const unsigned short pci_device_ids[] = {
601 IGD_HASWELL_ULT_GT1,
602 IGD_HASWELL_ULT_GT2,
603 IGD_HASWELL_ULT_GT3,
604 IGD_BROADWELL_U_GT1,
605 IGD_BROADWELL_U_GT2,
606 IGD_BROADWELL_U_GT3_15W,
607 IGD_BROADWELL_U_GT3_28W,
608 IGD_BROADWELL_Y_GT2,
609 IGD_BROADWELL_H_GT2,
610 IGD_BROADWELL_H_GT3,
611 0,
612};
613
614static const struct pci_driver igd_driver __pci_driver = {
615 .ops = &igd_ops,
616 .vendor = PCI_VENDOR_ID_INTEL,
617 .devices = pci_device_ids,
618};