blob: 41167b1cf9e7264462d0f58ce305a5c6a350f09b [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02004#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Marc Jonesa6354a12014-12-26 22:11:14 -07006#include <bootmode.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07007#include <console/console.h>
8#include <delay.h>
9#include <device/device.h>
10#include <device/pci.h>
11#include <device/pci_ids.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070012#include <string.h>
13#include <reg_script.h>
Matt DeVillier53e24462016-08-05 02:20:15 -050014#include <drivers/intel/gma/i915.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015#include <drivers/intel/gma/i915_reg.h>
Nico Hubera06689c2019-10-08 20:56:41 +020016#include <drivers/intel/gma/libgfxinit.h>
Matt DeVillier773488f2017-10-18 12:27:25 -050017#include <drivers/intel/gma/opregion.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070018#include <soc/cpu.h>
Duncan Laurie1e6b5912015-01-30 16:33:43 -080019#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070020#include <soc/ramstage.h>
21#include <soc/systemagent.h>
22#include <soc/intel/broadwell/chip.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020023#include <security/vboot/vbnv.h>
Matt DeVillierf8960a62016-11-16 23:37:43 -060024#include <soc/igd.h>
Elyes HAOUAS27d02d82019-05-15 21:11:39 +020025#include <types.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070026
Nico Hubere392f412016-12-07 19:29:08 +010027#define GT_RETRY 1000
28enum {
29 GT_CDCLK_DEFAULT = 0,
30 GT_CDCLK_337,
31 GT_CDCLK_450,
32 GT_CDCLK_540,
33 GT_CDCLK_675,
34};
Duncan Lauriec88c54c2014-04-30 16:36:13 -070035
Matt DeVillierf8960a62016-11-16 23:37:43 -060036static u32 reg_em4;
37static u32 reg_em5;
38
39u32 igd_get_reg_em4(void) { return reg_em4; }
40u32 igd_get_reg_em5(void) { return reg_em5; }
41
Duncan Lauriec88c54c2014-04-30 16:36:13 -070042struct reg_script haswell_early_init_script[] = {
43 /* Enable Force Wake */
44 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x00000020),
45 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +110046 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -070047
48 /* Enable Counters */
49 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000016),
50
51 /* GFXPAUSE settings */
52 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa000, 0x00070020),
53
54 /* ECO Settings */
55 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0xa180, 0xff3fffff, 0x15000000),
56
57 /* Enable DOP Clock Gating */
58 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000003fd),
59
60 /* Enable Unit Level Clock Gating */
61 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000080),
62 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
63 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
64 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
65
66 /*
67 * RC6 Settings
68 */
69
70 /* Wake Rate Limits */
71 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa090, 0x00000000),
72 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa098, 0x03e80000),
73 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa09c, 0x00280000),
74 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0a8, 0x0001e848),
75 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0ac, 0x00000019),
76
77 /* Render/Video/Blitter Idle Max Count */
78 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
79 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
80 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
81 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
82
83 /* RC Sleep / RCx Thresholds */
84 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b0, 0x00000000),
85 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b4, 0x000003e8),
86 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b8, 0x0000c350),
87
88 /* RP Settings */
89 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa010, 0x000f4240),
90 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa014, 0x12060000),
91 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa02c, 0x0000e808),
92 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa030, 0x0003bd08),
93 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa068, 0x000101d0),
94 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa06c, 0x00055730),
95 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa070, 0x0000000a),
96
97 /* RP Control */
98 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
99
100 /* HW RC6 Control */
101 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x88040000),
102
103 /* Video Frequency Request */
104 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
105
106 /* Set RC6 VIDs */
107 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
108 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
109 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
110 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
111
112 /* Enable PM Interrupts */
113 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
114
115 /* Enable RC6 in idle */
116 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
117
118 REG_SCRIPT_END
119};
120
121static const struct reg_script haswell_late_init_script[] = {
122 /* Lock settings */
123 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
124 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a004, (1 << 4)),
125 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a080, (1 << 2)),
126 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
127
128 /* Disable Force Wake */
129 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100130 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700131 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00000001),
132
133 /* Enable power well for DP and Audio */
134 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
135 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
136 (1 << 30), (1 << 30), GT_RETRY),
137
138 REG_SCRIPT_END
139};
140
141static const struct reg_script broadwell_early_init_script[] = {
142 /* Enable Force Wake */
143 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100144 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700145
146 /* Enable push bus metric control and shift */
147 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000004),
148 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa250, 0x000000ff),
149 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa25c, 0x00000010),
150
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700151 /* GFXPAUSE settings (set based on stepping) */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700152
153 /* ECO Settings */
154 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x45200000),
155
156 /* Enable DOP Clock Gating */
157 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000000fd),
158
159 /* Enable Unit Level Clock Gating */
160 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000000),
161 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
162 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
163 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
164 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
165
166 /* Video Frequency Request */
167 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
168
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700169 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138158, 0x00000009),
170 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x13815c, 0x0000000d),
171
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700172 /*
173 * RC6 Settings
174 */
175
176 /* Wake Rate Limits */
177 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0x0a090, 0, 0),
178 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a098, 0x03e80000),
179 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a09c, 0x00280000),
180 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0a8, 0x0001e848),
181 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0ac, 0x00000019),
182
183 /* Render/Video/Blitter Idle Max Count */
184 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
185 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
186 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
187
188 /* RC Sleep / RCx Thresholds */
189 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b0, 0x00000000),
190 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b8, 0x00000271),
191
192 /* RP Settings */
193 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a010, 0x000f4240),
194 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a014, 0x12060000),
195 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a02c, 0x0000e808),
196 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a030, 0x0003bd08),
197 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a068, 0x000101d0),
198 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a06c, 0x00055730),
199 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a070, 0x0000000a),
200 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a168, 0x00000006),
201
202 /* RP Control */
203 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
204
205 /* HW RC6 Control */
206 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x90040000),
207
208 /* Set RC6 VIDs */
209 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
210 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
211 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
212 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
213
214 /* Enable PM Interrupts */
215 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
216
217 /* Enable RC6 in idle */
218 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
219
220 REG_SCRIPT_END
221};
222
223static const struct reg_script broadwell_late_init_script[] = {
224 /* Lock settings */
225 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
226 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a000, (1 << 18)),
227 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
228
229 /* Disable Force Wake */
230 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100231 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700232
233 /* Enable power well for DP and Audio */
234 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
235 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
236 (1 << 30), (1 << 30), GT_RETRY),
237
238 REG_SCRIPT_END
239};
240
241u32 map_oprom_vendev(u32 vendev)
242{
243 return SA_IGD_OPROM_VENDEV;
244}
245
246static struct resource *gtt_res = NULL;
247
Matt DeVillier53e24462016-08-05 02:20:15 -0500248u32 gtt_read(u32 reg)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700249{
250 u32 val;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800251 val = read32(res2mmio(gtt_res, reg, 0));
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700252 return val;
253
254}
255
Matt DeVillier53e24462016-08-05 02:20:15 -0500256void gtt_write(u32 reg, u32 data)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700257{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800258 write32(res2mmio(gtt_res, reg, 0), data);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700259}
260
261static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask)
262{
263 u32 val = gtt_read(reg);
264 val &= andmask;
265 val |= ormask;
266 gtt_write(reg, val);
267}
268
Matt DeVillier53e24462016-08-05 02:20:15 -0500269int gtt_poll(u32 reg, u32 mask, u32 value)
270{ unsigned int try = GT_RETRY;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700271 u32 data;
272
273 while (try--) {
274 data = gtt_read(reg);
275 if ((data & mask) == value)
276 return 1;
277 udelay(10);
278 }
279
280 printk(BIOS_ERR, "GT init timeout\n");
281 return 0;
282}
283
284static void igd_setup_panel(struct device *dev)
285{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300286 config_t *conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700287 u32 reg32;
288
289 /* Setup Digital Port Hotplug */
290 reg32 = gtt_read(PCH_PORT_HOTPLUG);
291 if (!reg32) {
292 reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2;
293 reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10;
294 reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18;
295 gtt_write(PCH_PORT_HOTPLUG, reg32);
296 }
297
298 /* Setup Panel Power On Delays */
299 reg32 = gtt_read(PCH_PP_ON_DELAYS);
300 if (!reg32) {
301 reg32 = (conf->gpu_panel_port_select & 0x3) << 30;
302 reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
303 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
304 gtt_write(PCH_PP_ON_DELAYS, reg32);
305 }
306
307 /* Setup Panel Power Off Delays */
308 reg32 = gtt_read(PCH_PP_OFF_DELAYS);
309 if (!reg32) {
310 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
311 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
312 gtt_write(PCH_PP_OFF_DELAYS, reg32);
313 }
314
315 /* Setup Panel Power Cycle Delay */
316 if (conf->gpu_panel_power_cycle_delay) {
317 reg32 = gtt_read(PCH_PP_DIVISOR);
318 reg32 &= ~0xff;
319 reg32 |= conf->gpu_panel_power_cycle_delay & 0xff;
320 gtt_write(PCH_PP_DIVISOR, reg32);
321 }
322
Nico Huber3b57a7c2019-10-08 20:24:05 +0200323 /* So far all devices seem to use the PCH PWM function.
324 The CPU PWM registers are all zero after reset. */
325 if (conf->gpu_pch_backlight_pwm_hz) {
326 /* For Lynx Point-LP:
327 Reference clock is 24MHz. We can choose either a 16
328 or a 128 step increment. Use 16 if we would have less
329 than 100 steps otherwise. */
330 const unsigned int hz_limit = 24 * 1000 * 1000 / 128 / 100;
331 unsigned int pwm_increment, pwm_period;
332 u32 south_chicken2;
333
334 south_chicken2 = gtt_read(SOUTH_CHICKEN2);
335 if (conf->gpu_pch_backlight_pwm_hz > hz_limit) {
336 pwm_increment = 16;
Nico Hubere47132b2020-03-23 01:33:23 +0100337 south_chicken2 |= 1 << 5;
Nico Huber3b57a7c2019-10-08 20:24:05 +0200338 } else {
339 pwm_increment = 128;
Nico Hubere47132b2020-03-23 01:33:23 +0100340 south_chicken2 &= ~(1 << 5);
Nico Huber3b57a7c2019-10-08 20:24:05 +0200341 }
342 gtt_write(SOUTH_CHICKEN2, south_chicken2);
343
344 pwm_period = 24 * 1000 * 1000 / pwm_increment / conf->gpu_pch_backlight_pwm_hz;
345 /* Start with a 50% duty cycle. */
346 gtt_write(BLC_PWM_PCH_CTL2, pwm_period << 16 | pwm_period / 2);
347
348 gtt_write(BLC_PWM_PCH_CTL1,
349 (conf->gpu_pch_backlight_polarity == GPU_BACKLIGHT_POLARITY_LOW) << 29 |
350 BLM_PCH_OVERRIDE_ENABLE | BLM_PCH_PWM_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700351 }
352}
353
Nico Hubere392f412016-12-07 19:29:08 +0100354static int igd_get_cdclk_haswell(u32 *const cdsel, int *const inform_pc,
355 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700356{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300357 const config_t *const conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700358 int cdclk = conf->cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700359
360 /* Check for ULX GT1 or GT2 */
Nico Hubere392f412016-12-07 19:29:08 +0100361 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
362 const int gpu_is_ulx = devid == IGD_HASWELL_ULX_GT1 ||
363 devid == IGD_HASWELL_ULX_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700364
Nico Hubere392f412016-12-07 19:29:08 +0100365 /* Check for fixed fused clock */
366 if (gtt_read(0x42014) & 1 << 24)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700367 cdclk = GT_CDCLK_450;
368
Nico Hubere392f412016-12-07 19:29:08 +0100369 /*
370 * ULX defaults to 337MHz with possible override for 450MHz
371 * ULT is fixed at 450MHz
372 * others default to 540MHz with possible override for 450MHz
373 */
374 if (gpu_is_ulx && cdclk <= GT_CDCLK_337)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700375 cdclk = GT_CDCLK_337;
Nico Hubere392f412016-12-07 19:29:08 +0100376 else if (gpu_is_ulx || cpu_is_ult() ||
377 cdclk == GT_CDCLK_337 || cdclk == GT_CDCLK_450)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700378 cdclk = GT_CDCLK_450;
Nico Hubere392f412016-12-07 19:29:08 +0100379 else
380 cdclk = GT_CDCLK_540;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700381
Nico Hubere392f412016-12-07 19:29:08 +0100382 *cdsel = cdclk != GT_CDCLK_450;
383 *inform_pc = gpu_is_ulx;
384 return cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700385}
386
Nico Hubere392f412016-12-07 19:29:08 +0100387static int igd_get_cdclk_broadwell(u32 *const cdsel, int *const inform_pc,
388 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700389{
Nico Hubere392f412016-12-07 19:29:08 +0100390 static const u32 cdsel_by_cdclk[] = { 0, 2, 0, 1, 3 };
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300391 const config_t *const conf = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700392 int cdclk = conf->cdclk;
Nico Hubere392f412016-12-07 19:29:08 +0100393
394 /* Check for ULX */
395 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
396 const int gpu_is_ulx = devid == IGD_BROADWELL_Y_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700397
398 /* Inform power controller of upcoming frequency change */
399 gtt_write(0x138128, 0);
400 gtt_write(0x13812c, 0);
401 gtt_write(0x138124, 0x80000018);
402
403 /* Poll GT driver mailbox for run/busy clear */
Nico Hubere392f412016-12-07 19:29:08 +0100404 if (gtt_poll(0x138124, (1 << 31), (0 << 31))) {
405 *inform_pc = 1;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700406 } else {
Nico Hubere392f412016-12-07 19:29:08 +0100407 cdclk = GT_CDCLK_450;
408 *inform_pc = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700409 }
410
Nico Hubere392f412016-12-07 19:29:08 +0100411 /* Check for fixed fused clock */
412 if (gtt_read(0x42014) & 1 << 24)
413 cdclk = GT_CDCLK_450;
414
415 /*
416 * ULX defaults to 450MHz with possible override up to 540MHz
417 * ULT defaults to 540MHz with possible override up to 675MHz
418 * others default to 675MHz with possible override for lower freqs
419 */
420 if (cdclk == GT_CDCLK_337)
421 cdclk = GT_CDCLK_337;
422 else if (cdclk == GT_CDCLK_450 ||
423 (gpu_is_ulx && cdclk == GT_CDCLK_DEFAULT))
424 cdclk = GT_CDCLK_450;
425 else if (cdclk == GT_CDCLK_540 || gpu_is_ulx ||
426 (cpu_is_ult() && cdclk == GT_CDCLK_DEFAULT))
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700427 cdclk = GT_CDCLK_540;
Nico Hubere392f412016-12-07 19:29:08 +0100428 else
429 cdclk = GT_CDCLK_675;
430
431 *cdsel = cdsel_by_cdclk[cdclk];
432 return cdclk;
433}
434
435static void igd_cdclk_init(struct device *dev, const int is_broadwell)
436{
437 u32 dpdiv, cdsel, cdval;
438 int cdclk, inform_pc;
439
440 if (is_broadwell)
441 cdclk = igd_get_cdclk_broadwell(&cdsel, &inform_pc, dev);
442 else
443 cdclk = igd_get_cdclk_haswell(&cdsel, &inform_pc, dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700444
445 /* Set variables based on CD Clock setting */
446 switch (cdclk) {
447 case GT_CDCLK_337:
Nico Hubere392f412016-12-07 19:29:08 +0100448 cdval = 337;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700449 dpdiv = 169;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600450 reg_em4 = 16;
451 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700452 break;
453 case GT_CDCLK_450:
Nico Hubere392f412016-12-07 19:29:08 +0100454 cdval = 449;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700455 dpdiv = 225;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600456 reg_em4 = 4;
457 reg_em5 = 75;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700458 break;
459 case GT_CDCLK_540:
Nico Hubere392f412016-12-07 19:29:08 +0100460 cdval = 539;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700461 dpdiv = 270;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600462 reg_em4 = 4;
463 reg_em5 = 90;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700464 break;
465 case GT_CDCLK_675:
Nico Hubere392f412016-12-07 19:29:08 +0100466 cdval = 674;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700467 dpdiv = 338;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600468 reg_em4 = 8;
469 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700470 default:
471 return;
472 }
473
474 /* Set LPCLL_CTL CD Clock Frequency Select */
Nico Hubere392f412016-12-07 19:29:08 +0100475 gtt_rmw(0x130040, 0xf3ffffff, cdsel << 26);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700476
Nico Hubere392f412016-12-07 19:29:08 +0100477 if (inform_pc) {
478 /* Inform power controller of selected frequency */
479 gtt_write(0x138128, cdsel);
480 gtt_write(0x13812c, 0);
481 gtt_write(0x138124, 0x80000017);
482 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700483
484 /* Program CD Clock Frequency */
Nico Hubere392f412016-12-07 19:29:08 +0100485 gtt_rmw(0x46200, 0xfffffc00, cdval);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700486
487 /* Set CPU DP AUX 2X bit clock dividers */
488 gtt_rmw(0x64010, 0xfffff800, dpdiv);
489 gtt_rmw(0x64810, 0xfffff800, dpdiv);
490}
491
492static void igd_init(struct device *dev)
493{
494 int is_broadwell = !!(cpu_family_model() == BROADWELL_FAMILY_ULT);
495 u32 rp1_gfx_freq;
496
Nico Huberf2a0be22020-04-26 17:01:25 +0200497 intel_gma_init_igd_opregion();
498
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700499 gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0);
500 if (!gtt_res || !gtt_res->base)
501 return;
502
Nico Huberdd597622020-04-26 19:46:35 +0200503 if (!CONFIG(NO_GFX_INIT))
504 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
505
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700506 /* Wait for any configured pre-graphics delay */
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300507 if (!acpi_is_wakeup_s3()) {
Julius Wernercd49cce2019-03-05 16:53:33 -0800508#if CONFIG(CHROMEOS)
Joel Kitching807803a2019-05-10 12:58:53 +0800509 if (display_init_required())
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800510 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800511#else
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800512 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800513#endif
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800514 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700515
516 /* Early init steps */
517 if (is_broadwell) {
518 reg_script_run_on_dev(dev, broadwell_early_init_script);
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700519
520 /* Set GFXPAUSE based on stepping */
521 if (cpu_stepping() <= (CPUID_BROADWELL_E0 & 0xf) &&
522 systemagent_revision() <= 9) {
523 gtt_write(0xa000, 0x300ff);
524 } else {
525 gtt_write(0xa000, 0x30020);
526 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700527 } else {
528 reg_script_run_on_dev(dev, haswell_early_init_script);
529 }
530
531 /* Set RP1 graphics frequency */
532 rp1_gfx_freq = (MCHBAR32(0x5998) >> 8) & 0xff;
533 gtt_write(0xa008, rp1_gfx_freq << 24);
534
535 /* Post VBIOS panel setup */
536 igd_setup_panel(dev);
537
538 /* Initialize PCI device, load/execute BIOS Option ROM */
539 pci_dev_init(dev);
540
541 /* Late init steps */
Nico Hubere392f412016-12-07 19:29:08 +0100542 igd_cdclk_init(dev, is_broadwell);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700543 if (is_broadwell)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700544 reg_script_run_on_dev(dev, broadwell_late_init_script);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700545 else
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700546 reg_script_run_on_dev(dev, haswell_late_init_script);
Duncan Laurie61680272014-05-05 12:42:35 -0500547
Duncan Laurie49efaf22014-10-09 16:13:24 -0700548 if (gfx_get_init_done()) {
549 /*
550 * Work around VBIOS issue that is not clearing first 64
551 * bytes of the framebuffer during VBE mode set.
552 */
553 struct resource *fb = find_resource(dev, PCI_BASE_ADDRESS_2);
554 memset((void *)((u32)fb->base), 0, 64);
555 }
556
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300557 if (!gfx_get_init_done() && !acpi_is_wakeup_s3()) {
Duncan Laurie61680272014-05-05 12:42:35 -0500558 /*
559 * Enable DDI-A if the Option ROM did not execute:
560 *
561 * bit 0: Display detected (RO)
562 * bit 4: DDI A supports 4 lanes and DDI E is not used
563 * bit 7: DDI buffer is idle
564 */
565 gtt_write(DDI_BUF_CTL_A, DDI_BUF_IS_IDLE | DDI_A_4_LANES |
566 DDI_INIT_DISPLAY_DETECTED);
567 }
Matt DeVillier773488f2017-10-18 12:27:25 -0500568
Nico Hubera06689c2019-10-08 20:56:41 +0200569 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
570 int lightup_ok;
571 gma_gfxinit(&lightup_ok);
572 gfx_set_init_done(lightup_ok);
573 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700574}
575
Furquan Shaikh7536a392020-04-24 21:59:21 -0700576static void gma_generate_ssdt(const struct device *dev)
Matt DeVillier53e24462016-08-05 02:20:15 -0500577{
578 const struct soc_intel_broadwell_config *chip = dev->chip_info;
579
580 drivers_intel_gma_displays_ssdt_generate(&chip->gfx);
581}
582
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700583static struct device_operations igd_ops = {
Marc Jonesa6354a12014-12-26 22:11:14 -0700584 .read_resources = &pci_dev_read_resources,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700585 .set_resources = &pci_dev_set_resources,
586 .enable_resources = &pci_dev_enable_resources,
587 .init = &igd_init,
588 .ops_pci = &broadwell_pci_ops,
Matt DeVillier53e24462016-08-05 02:20:15 -0500589 .acpi_fill_ssdt = gma_generate_ssdt,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700590};
591
592static const unsigned short pci_device_ids[] = {
593 IGD_HASWELL_ULT_GT1,
594 IGD_HASWELL_ULT_GT2,
595 IGD_HASWELL_ULT_GT3,
596 IGD_BROADWELL_U_GT1,
597 IGD_BROADWELL_U_GT2,
598 IGD_BROADWELL_U_GT3_15W,
599 IGD_BROADWELL_U_GT3_28W,
600 IGD_BROADWELL_Y_GT2,
601 IGD_BROADWELL_H_GT2,
602 IGD_BROADWELL_H_GT3,
603 0,
604};
605
606static const struct pci_driver igd_driver __pci_driver = {
607 .ops = &igd_ops,
608 .vendor = PCI_VENDOR_ID_INTEL,
609 .devices = pci_device_ids,
610};