blob: da6db7d7c3f0fc9ff6ec044a3805c823aa4f332b [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Duncan Lauriec88c54c2014-04-30 16:36:13 -070014 */
15
Duncan Lauriee86ac7e2014-10-07 15:19:54 -070016#include <arch/acpi.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070017#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Marc Jonesa6354a12014-12-26 22:11:14 -070019#include <bootmode.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070020#include <console/console.h>
21#include <delay.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
25#include <stdlib.h>
26#include <string.h>
27#include <reg_script.h>
Matt DeVillier773488f2017-10-18 12:27:25 -050028#include <cbmem.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070029#include <drivers/intel/gma/i915_reg.h>
Matt DeVillier773488f2017-10-18 12:27:25 -050030#include <drivers/intel/gma/opregion.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070031#include <soc/cpu.h>
Matt DeVillier773488f2017-10-18 12:27:25 -050032#include <soc/nvs.h>
Duncan Laurie1e6b5912015-01-30 16:33:43 -080033#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070034#include <soc/ramstage.h>
35#include <soc/systemagent.h>
36#include <soc/intel/broadwell/chip.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020037#include <security/vboot/vbnv.h>
Matt DeVillierf8960a62016-11-16 23:37:43 -060038#include <soc/igd.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070039
Nico Hubere392f412016-12-07 19:29:08 +010040#define GT_RETRY 1000
41enum {
42 GT_CDCLK_DEFAULT = 0,
43 GT_CDCLK_337,
44 GT_CDCLK_450,
45 GT_CDCLK_540,
46 GT_CDCLK_675,
47};
Duncan Lauriec88c54c2014-04-30 16:36:13 -070048
Matt DeVillierf8960a62016-11-16 23:37:43 -060049static u32 reg_em4;
50static u32 reg_em5;
51
52u32 igd_get_reg_em4(void) { return reg_em4; }
53u32 igd_get_reg_em5(void) { return reg_em5; }
54
Duncan Lauriec88c54c2014-04-30 16:36:13 -070055struct reg_script haswell_early_init_script[] = {
56 /* Enable Force Wake */
57 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x00000020),
58 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +110059 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -070060
61 /* Enable Counters */
62 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000016),
63
64 /* GFXPAUSE settings */
65 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa000, 0x00070020),
66
67 /* ECO Settings */
68 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0xa180, 0xff3fffff, 0x15000000),
69
70 /* Enable DOP Clock Gating */
71 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000003fd),
72
73 /* Enable Unit Level Clock Gating */
74 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000080),
75 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
76 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
77 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
78
79 /*
80 * RC6 Settings
81 */
82
83 /* Wake Rate Limits */
84 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa090, 0x00000000),
85 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa098, 0x03e80000),
86 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa09c, 0x00280000),
87 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0a8, 0x0001e848),
88 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0ac, 0x00000019),
89
90 /* Render/Video/Blitter Idle Max Count */
91 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
92 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
93 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
94 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
95
96 /* RC Sleep / RCx Thresholds */
97 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b0, 0x00000000),
98 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b4, 0x000003e8),
99 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa0b8, 0x0000c350),
100
101 /* RP Settings */
102 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa010, 0x000f4240),
103 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa014, 0x12060000),
104 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa02c, 0x0000e808),
105 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa030, 0x0003bd08),
106 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa068, 0x000101d0),
107 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa06c, 0x00055730),
108 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0xa070, 0x0000000a),
109
110 /* RP Control */
111 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
112
113 /* HW RC6 Control */
114 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x88040000),
115
116 /* Video Frequency Request */
117 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
118
119 /* Set RC6 VIDs */
120 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
121 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
122 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
123 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
124
125 /* Enable PM Interrupts */
126 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
127
128 /* Enable RC6 in idle */
129 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
130
131 REG_SCRIPT_END
132};
133
134static const struct reg_script haswell_late_init_script[] = {
135 /* Lock settings */
136 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
137 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a004, (1 << 4)),
138 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a080, (1 << 2)),
139 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
140
141 /* Disable Force Wake */
142 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100143 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700144 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00000001),
145
146 /* Enable power well for DP and Audio */
147 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
148 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
149 (1 << 30), (1 << 30), GT_RETRY),
150
151 REG_SCRIPT_END
152};
153
154static const struct reg_script broadwell_early_init_script[] = {
155 /* Enable Force Wake */
156 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010001),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100157 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 1, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700158
159 /* Enable push bus metric control and shift */
160 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa248, 0x00000004),
161 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa250, 0x000000ff),
162 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa25c, 0x00000010),
163
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700164 /* GFXPAUSE settings (set based on stepping) */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700165
166 /* ECO Settings */
167 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa180, 0x45200000),
168
169 /* Enable DOP Clock Gating */
170 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9424, 0x000000fd),
171
172 /* Enable Unit Level Clock Gating */
173 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9400, 0x00000000),
174 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9404, 0x40401000),
175 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x9408, 0x00000000),
176 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x940c, 0x02000001),
177 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x1a054, 0x0000000a),
178
179 /* Video Frequency Request */
180 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa00c, 0x08000000),
181
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700182 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138158, 0x00000009),
183 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x13815c, 0x0000000d),
184
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700185 /*
186 * RC6 Settings
187 */
188
189 /* Wake Rate Limits */
190 REG_RES_RMW32(PCI_BASE_ADDRESS_0, 0x0a090, 0, 0),
191 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a098, 0x03e80000),
192 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a09c, 0x00280000),
193 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0a8, 0x0001e848),
194 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0ac, 0x00000019),
195
196 /* Render/Video/Blitter Idle Max Count */
197 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x02054, 0x0000000a),
198 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x12054, 0x0000000a),
199 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x22054, 0x0000000a),
200
201 /* RC Sleep / RCx Thresholds */
202 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b0, 0x00000000),
203 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a0b8, 0x00000271),
204
205 /* RP Settings */
206 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a010, 0x000f4240),
207 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a014, 0x12060000),
208 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a02c, 0x0000e808),
209 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a030, 0x0003bd08),
210 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a068, 0x000101d0),
211 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a06c, 0x00055730),
212 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a070, 0x0000000a),
213 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a168, 0x00000006),
214
215 /* RP Control */
216 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa024, 0x00000b92),
217
218 /* HW RC6 Control */
219 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa090, 0x90040000),
220
221 /* Set RC6 VIDs */
222 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
223 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138128, 0),
224 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x138124, 0x80000004),
225 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x138124, (1 << 31), 0, GT_RETRY),
226
227 /* Enable PM Interrupts */
228 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0x4402c, 0x03000076),
229
230 /* Enable RC6 in idle */
231 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa094, 0x00040000),
232
233 REG_SCRIPT_END
234};
235
236static const struct reg_script broadwell_late_init_script[] = {
237 /* Lock settings */
238 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a248, (1 << 31)),
239 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a000, (1 << 18)),
240 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x0a180, (1 << 31)),
241
242 /* Disable Force Wake */
243 REG_RES_WRITE32(PCI_BASE_ADDRESS_0, 0xa188, 0x00010000),
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100244 REG_RES_POLL32(PCI_BASE_ADDRESS_0, FORCEWAKE_ACK_HSW, 1, 0, GT_RETRY),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700245
246 /* Enable power well for DP and Audio */
247 REG_RES_OR32(PCI_BASE_ADDRESS_0, 0x45400, (1 << 31)),
248 REG_RES_POLL32(PCI_BASE_ADDRESS_0, 0x45400,
249 (1 << 30), (1 << 30), GT_RETRY),
250
251 REG_SCRIPT_END
252};
253
254u32 map_oprom_vendev(u32 vendev)
255{
256 return SA_IGD_OPROM_VENDEV;
257}
258
259static struct resource *gtt_res = NULL;
260
261static unsigned long gtt_read(unsigned long reg)
262{
263 u32 val;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800264 val = read32(res2mmio(gtt_res, reg, 0));
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700265 return val;
266
267}
268
269static void gtt_write(unsigned long reg, unsigned long data)
270{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800271 write32(res2mmio(gtt_res, reg, 0), data);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700272}
273
274static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask)
275{
276 u32 val = gtt_read(reg);
277 val &= andmask;
278 val |= ormask;
279 gtt_write(reg, val);
280}
281
282static int gtt_poll(u32 reg, u32 mask, u32 value)
283{
Lee Leahy23602df2017-03-16 19:00:37 -0700284 unsigned int try = GT_RETRY;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700285 u32 data;
286
287 while (try--) {
288 data = gtt_read(reg);
289 if ((data & mask) == value)
290 return 1;
291 udelay(10);
292 }
293
294 printk(BIOS_ERR, "GT init timeout\n");
295 return 0;
296}
297
298static void igd_setup_panel(struct device *dev)
299{
300 config_t *conf = dev->chip_info;
301 u32 reg32;
302
303 /* Setup Digital Port Hotplug */
304 reg32 = gtt_read(PCH_PORT_HOTPLUG);
305 if (!reg32) {
306 reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2;
307 reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10;
308 reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18;
309 gtt_write(PCH_PORT_HOTPLUG, reg32);
310 }
311
312 /* Setup Panel Power On Delays */
313 reg32 = gtt_read(PCH_PP_ON_DELAYS);
314 if (!reg32) {
315 reg32 = (conf->gpu_panel_port_select & 0x3) << 30;
316 reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
317 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
318 gtt_write(PCH_PP_ON_DELAYS, reg32);
319 }
320
321 /* Setup Panel Power Off Delays */
322 reg32 = gtt_read(PCH_PP_OFF_DELAYS);
323 if (!reg32) {
324 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
325 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
326 gtt_write(PCH_PP_OFF_DELAYS, reg32);
327 }
328
329 /* Setup Panel Power Cycle Delay */
330 if (conf->gpu_panel_power_cycle_delay) {
331 reg32 = gtt_read(PCH_PP_DIVISOR);
332 reg32 &= ~0xff;
333 reg32 |= conf->gpu_panel_power_cycle_delay & 0xff;
334 gtt_write(PCH_PP_DIVISOR, reg32);
335 }
336
337 /* Enable Backlight if needed */
338 if (conf->gpu_cpu_backlight) {
339 gtt_write(BLC_PWM_CPU_CTL2, BLC_PWM2_ENABLE);
340 gtt_write(BLC_PWM_CPU_CTL, conf->gpu_cpu_backlight);
341 }
342 if (conf->gpu_pch_backlight) {
343 gtt_write(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE);
344 gtt_write(BLC_PWM_PCH_CTL2, conf->gpu_pch_backlight);
345 }
346}
347
Nico Hubere392f412016-12-07 19:29:08 +0100348static int igd_get_cdclk_haswell(u32 *const cdsel, int *const inform_pc,
349 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700350{
Nico Hubere392f412016-12-07 19:29:08 +0100351 const config_t *const conf = dev->chip_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700352 int cdclk = conf->cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700353
354 /* Check for ULX GT1 or GT2 */
Nico Hubere392f412016-12-07 19:29:08 +0100355 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
356 const int gpu_is_ulx = devid == IGD_HASWELL_ULX_GT1 ||
357 devid == IGD_HASWELL_ULX_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700358
Nico Hubere392f412016-12-07 19:29:08 +0100359 /* Check for fixed fused clock */
360 if (gtt_read(0x42014) & 1 << 24)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700361 cdclk = GT_CDCLK_450;
362
Nico Hubere392f412016-12-07 19:29:08 +0100363 /*
364 * ULX defaults to 337MHz with possible override for 450MHz
365 * ULT is fixed at 450MHz
366 * others default to 540MHz with possible override for 450MHz
367 */
368 if (gpu_is_ulx && cdclk <= GT_CDCLK_337)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700369 cdclk = GT_CDCLK_337;
Nico Hubere392f412016-12-07 19:29:08 +0100370 else if (gpu_is_ulx || cpu_is_ult() ||
371 cdclk == GT_CDCLK_337 || cdclk == GT_CDCLK_450)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700372 cdclk = GT_CDCLK_450;
Nico Hubere392f412016-12-07 19:29:08 +0100373 else
374 cdclk = GT_CDCLK_540;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700375
Nico Hubere392f412016-12-07 19:29:08 +0100376 *cdsel = cdclk != GT_CDCLK_450;
377 *inform_pc = gpu_is_ulx;
378 return cdclk;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700379}
380
Nico Hubere392f412016-12-07 19:29:08 +0100381static int igd_get_cdclk_broadwell(u32 *const cdsel, int *const inform_pc,
382 struct device *const dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700383{
Nico Hubere392f412016-12-07 19:29:08 +0100384 static const u32 cdsel_by_cdclk[] = { 0, 2, 0, 1, 3 };
385 const config_t *const conf = dev->chip_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700386 int cdclk = conf->cdclk;
Nico Hubere392f412016-12-07 19:29:08 +0100387
388 /* Check for ULX */
389 const int devid = pci_read_config16(dev, PCI_DEVICE_ID);
390 const int gpu_is_ulx = devid == IGD_BROADWELL_Y_GT2;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700391
392 /* Inform power controller of upcoming frequency change */
393 gtt_write(0x138128, 0);
394 gtt_write(0x13812c, 0);
395 gtt_write(0x138124, 0x80000018);
396
397 /* Poll GT driver mailbox for run/busy clear */
Nico Hubere392f412016-12-07 19:29:08 +0100398 if (gtt_poll(0x138124, (1 << 31), (0 << 31))) {
399 *inform_pc = 1;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700400 } else {
Nico Hubere392f412016-12-07 19:29:08 +0100401 cdclk = GT_CDCLK_450;
402 *inform_pc = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700403 }
404
Nico Hubere392f412016-12-07 19:29:08 +0100405 /* Check for fixed fused clock */
406 if (gtt_read(0x42014) & 1 << 24)
407 cdclk = GT_CDCLK_450;
408
409 /*
410 * ULX defaults to 450MHz with possible override up to 540MHz
411 * ULT defaults to 540MHz with possible override up to 675MHz
412 * others default to 675MHz with possible override for lower freqs
413 */
414 if (cdclk == GT_CDCLK_337)
415 cdclk = GT_CDCLK_337;
416 else if (cdclk == GT_CDCLK_450 ||
417 (gpu_is_ulx && cdclk == GT_CDCLK_DEFAULT))
418 cdclk = GT_CDCLK_450;
419 else if (cdclk == GT_CDCLK_540 || gpu_is_ulx ||
420 (cpu_is_ult() && cdclk == GT_CDCLK_DEFAULT))
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700421 cdclk = GT_CDCLK_540;
Nico Hubere392f412016-12-07 19:29:08 +0100422 else
423 cdclk = GT_CDCLK_675;
424
425 *cdsel = cdsel_by_cdclk[cdclk];
426 return cdclk;
427}
428
429static void igd_cdclk_init(struct device *dev, const int is_broadwell)
430{
431 u32 dpdiv, cdsel, cdval;
432 int cdclk, inform_pc;
433
434 if (is_broadwell)
435 cdclk = igd_get_cdclk_broadwell(&cdsel, &inform_pc, dev);
436 else
437 cdclk = igd_get_cdclk_haswell(&cdsel, &inform_pc, dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700438
439 /* Set variables based on CD Clock setting */
440 switch (cdclk) {
441 case GT_CDCLK_337:
Nico Hubere392f412016-12-07 19:29:08 +0100442 cdval = 337;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700443 dpdiv = 169;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600444 reg_em4 = 16;
445 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700446 break;
447 case GT_CDCLK_450:
Nico Hubere392f412016-12-07 19:29:08 +0100448 cdval = 449;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700449 dpdiv = 225;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600450 reg_em4 = 4;
451 reg_em5 = 75;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700452 break;
453 case GT_CDCLK_540:
Nico Hubere392f412016-12-07 19:29:08 +0100454 cdval = 539;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700455 dpdiv = 270;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600456 reg_em4 = 4;
457 reg_em5 = 90;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700458 break;
459 case GT_CDCLK_675:
Nico Hubere392f412016-12-07 19:29:08 +0100460 cdval = 674;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700461 dpdiv = 338;
Matt DeVillierf8960a62016-11-16 23:37:43 -0600462 reg_em4 = 8;
463 reg_em5 = 225;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700464 default:
465 return;
466 }
467
468 /* Set LPCLL_CTL CD Clock Frequency Select */
Nico Hubere392f412016-12-07 19:29:08 +0100469 gtt_rmw(0x130040, 0xf3ffffff, cdsel << 26);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700470
Nico Hubere392f412016-12-07 19:29:08 +0100471 if (inform_pc) {
472 /* Inform power controller of selected frequency */
473 gtt_write(0x138128, cdsel);
474 gtt_write(0x13812c, 0);
475 gtt_write(0x138124, 0x80000017);
476 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700477
478 /* Program CD Clock Frequency */
Nico Hubere392f412016-12-07 19:29:08 +0100479 gtt_rmw(0x46200, 0xfffffc00, cdval);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700480
481 /* Set CPU DP AUX 2X bit clock dividers */
482 gtt_rmw(0x64010, 0xfffff800, dpdiv);
483 gtt_rmw(0x64810, 0xfffff800, dpdiv);
484}
485
Matt DeVillier773488f2017-10-18 12:27:25 -0500486uintptr_t gma_get_gnvs_aslb(const void *gnvs)
487{
488 const global_nvs_t *gnvs_ptr = gnvs;
489 return (uintptr_t)(gnvs_ptr ? gnvs_ptr->aslb : 0);
490}
491
492void gma_set_gnvs_aslb(void *gnvs, uintptr_t aslb)
493{
494 global_nvs_t *gnvs_ptr = gnvs;
495 if (gnvs_ptr)
496 gnvs_ptr->aslb = aslb;
497}
498
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700499static void igd_init(struct device *dev)
500{
501 int is_broadwell = !!(cpu_family_model() == BROADWELL_FAMILY_ULT);
502 u32 rp1_gfx_freq;
503
504 /* IGD needs to be Bus Master */
505 u32 reg32 = pci_read_config32(dev, PCI_COMMAND);
506 reg32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
507 pci_write_config32(dev, PCI_COMMAND, reg32);
508
509 gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0);
510 if (!gtt_res || !gtt_res->base)
511 return;
512
513 /* Wait for any configured pre-graphics delay */
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300514 if (!acpi_is_wakeup_s3()) {
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800515#if IS_ENABLED(CONFIG_CHROMEOS)
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700516 if (display_init_required() || vboot_wants_oprom())
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800517 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800518#else
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800519 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Duncan Laurieb8a7b712014-11-10 13:00:27 -0800520#endif
Duncan Laurie1e6b5912015-01-30 16:33:43 -0800521 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700522
523 /* Early init steps */
524 if (is_broadwell) {
525 reg_script_run_on_dev(dev, broadwell_early_init_script);
Duncan Laurie84b9cf42014-07-31 10:46:57 -0700526
527 /* Set GFXPAUSE based on stepping */
528 if (cpu_stepping() <= (CPUID_BROADWELL_E0 & 0xf) &&
529 systemagent_revision() <= 9) {
530 gtt_write(0xa000, 0x300ff);
531 } else {
532 gtt_write(0xa000, 0x30020);
533 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700534 } else {
535 reg_script_run_on_dev(dev, haswell_early_init_script);
536 }
537
538 /* Set RP1 graphics frequency */
539 rp1_gfx_freq = (MCHBAR32(0x5998) >> 8) & 0xff;
540 gtt_write(0xa008, rp1_gfx_freq << 24);
541
542 /* Post VBIOS panel setup */
543 igd_setup_panel(dev);
544
545 /* Initialize PCI device, load/execute BIOS Option ROM */
546 pci_dev_init(dev);
547
548 /* Late init steps */
Nico Hubere392f412016-12-07 19:29:08 +0100549 igd_cdclk_init(dev, is_broadwell);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700550 if (is_broadwell)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700551 reg_script_run_on_dev(dev, broadwell_late_init_script);
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700552 else
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700553 reg_script_run_on_dev(dev, haswell_late_init_script);
Duncan Laurie61680272014-05-05 12:42:35 -0500554
Duncan Laurie49efaf22014-10-09 16:13:24 -0700555 if (gfx_get_init_done()) {
556 /*
557 * Work around VBIOS issue that is not clearing first 64
558 * bytes of the framebuffer during VBE mode set.
559 */
560 struct resource *fb = find_resource(dev, PCI_BASE_ADDRESS_2);
561 memset((void *)((u32)fb->base), 0, 64);
562 }
563
Kyösti Mälkki1ec23c92015-05-29 06:18:18 +0300564 if (!gfx_get_init_done() && !acpi_is_wakeup_s3()) {
Duncan Laurie61680272014-05-05 12:42:35 -0500565 /*
566 * Enable DDI-A if the Option ROM did not execute:
567 *
568 * bit 0: Display detected (RO)
569 * bit 4: DDI A supports 4 lanes and DDI E is not used
570 * bit 7: DDI buffer is idle
571 */
572 gtt_write(DDI_BUF_CTL_A, DDI_BUF_IS_IDLE | DDI_A_4_LANES |
573 DDI_INIT_DISPLAY_DETECTED);
574 }
Matt DeVillier773488f2017-10-18 12:27:25 -0500575
576 intel_gma_restore_opregion();
577}
578
579static unsigned long
580gma_write_acpi_tables(struct device *const dev, unsigned long current,
581 struct acpi_rsdp *const rsdp)
582{
583 igd_opregion_t *opregion = (igd_opregion_t *)current;
584 global_nvs_t *gnvs;
585
586 if (intel_gma_init_igd_opregion(opregion) != CB_SUCCESS)
587 return current;
588
589 current += sizeof(igd_opregion_t);
590
591 /* GNVS has been already set up */
592 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
593 if (gnvs) {
594 /* IGD OpRegion Base Address */
595 gma_set_gnvs_aslb(gnvs, (uintptr_t)opregion);
596 } else {
597 printk(BIOS_ERR, "Error: GNVS table not found.\n");
598 }
599
600 current = acpi_align_current(current);
601 return current;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700602}
603
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700604static struct device_operations igd_ops = {
Marc Jonesa6354a12014-12-26 22:11:14 -0700605 .read_resources = &pci_dev_read_resources,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700606 .set_resources = &pci_dev_set_resources,
607 .enable_resources = &pci_dev_enable_resources,
608 .init = &igd_init,
609 .ops_pci = &broadwell_pci_ops,
Matt DeVillier773488f2017-10-18 12:27:25 -0500610 .write_acpi_tables = gma_write_acpi_tables,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700611};
612
613static const unsigned short pci_device_ids[] = {
614 IGD_HASWELL_ULT_GT1,
615 IGD_HASWELL_ULT_GT2,
616 IGD_HASWELL_ULT_GT3,
617 IGD_BROADWELL_U_GT1,
618 IGD_BROADWELL_U_GT2,
619 IGD_BROADWELL_U_GT3_15W,
620 IGD_BROADWELL_U_GT3_28W,
621 IGD_BROADWELL_Y_GT2,
622 IGD_BROADWELL_H_GT2,
623 IGD_BROADWELL_H_GT3,
624 0,
625};
626
627static const struct pci_driver igd_driver __pci_driver = {
628 .ops = &igd_ops,
629 .vendor = PCI_VENDOR_ID_INTEL,
630 .devices = pci_device_ids,
631};