blob: 6f379691e8b506504c21aa3eb97c733875bd5999 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Uwe Hermann6798b472010-10-07 16:24:28 +00002
Uwe Hermann42b1c432010-12-09 18:09:14 +00003#include <stdint.h>
Kyösti Mälkkide640782019-12-03 07:30:26 +02004#include <arch/bootblock.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Uwe Hermann42b1c432010-12-09 18:09:14 +00006#include <device/pci_ids.h>
Kyösti Mälkki8a41f4b2019-02-08 18:14:34 +02007#include <device/pci_type.h>
Uwe Hermann42b1c432010-12-09 18:09:14 +00008#include "i82371eb.h"
9
Kyösti Mälkki8a41f4b2019-02-08 18:14:34 +020010#define PCI_ID(VENDOR_ID, DEVICE_ID) \
11 ((((DEVICE_ID) & 0xFFFF) << 16) | ((VENDOR_ID) & 0xFFFF))
12
13static pci_devfn_t pci_locate_device(unsigned int pci_id, pci_devfn_t dev)
14{
15 for (; dev <= PCI_DEV(255, 31, 7); dev += PCI_DEV(0, 0, 1)) {
16 unsigned int id;
17 id = pci_read_config32(dev, 0);
18 if (id == pci_id)
19 return dev;
20 }
21 return PCI_DEV_INVALID;
22}
23
Arthur Heymans1fa240a2019-11-12 12:05:38 +010024/* TODO: Does not need to happen before console init. */
25/* The whole rom is not accessible before this so limit
26 the bootblock size. */
27#if CONFIG_C_ENV_BOOTBLOCK_SIZE > 0x10000
28#error "CONFIG_C_ENV_BOOTBLOCK_SIZE needs to be below 64KiB"
29#endif
30void bootblock_early_southbridge_init(void)
Uwe Hermann42b1c432010-12-09 18:09:14 +000031{
32 u16 reg16;
Uwe Hermann42b1c432010-12-09 18:09:14 +000033
34 /*
35 * Note: The Intel 82371AB/EB/MB ISA device can be on different
36 * PCI bus:device.function locations on different boards.
37 * Examples we encountered: 00:07.0, 00:04.0, or 00:14.0.
38 * But scanning for the PCI IDs (instead of hardcoding
39 * bus/device/function numbers) works on all boards.
40 */
Felix Singer43b7f412022-03-07 04:34:52 +010041 const pci_devfn_t dev = pci_locate_device(PCI_ID(PCI_VID_INTEL,
42 PCI_DID_INTEL_82371AB_ISA), 0);
Uwe Hermann42b1c432010-12-09 18:09:14 +000043
44 /* Enable access to the whole ROM, disable ROM write access. */
45 reg16 = pci_read_config16(dev, XBCS);
Keith Huib9c1a4e2017-09-04 15:47:40 -040046 reg16 |= LOWER_BIOS_ENABLE | EXT_BIOS_ENABLE | EXT_BIOS_ENABLE_1MB;
Uwe Hermann42b1c432010-12-09 18:09:14 +000047 reg16 &= ~(WRITE_PROTECT_ENABLE); /* Disable ROM write access. */
48 pci_write_config16(dev, XBCS, reg16);
Keith Hui7af59f72020-01-11 13:53:10 -050049
50 /* Enable (RTC and) upper NVRAM bank. */
51 pci_write_config8(dev, RTCCFG, RTC_POS_DECODE | UPPER_RAM_EN | RTC_ENABLE);
Uwe Hermann42b1c432010-12-09 18:09:14 +000052}