blob: 581db816a8e8c3aa2d84e37aceb9ae9fae457943 [file] [log] [blame]
Uwe Hermann6798b472010-10-07 16:24:28 +00001/*
2 * This file is part of the coreboot project.
3 *
Uwe Hermann42b1c432010-12-09 18:09:14 +00004 * Copyright (C) 2009 Uwe Hermann <uwe@hermann-uwe.de>
Uwe Hermann6798b472010-10-07 16:24:28 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Uwe Hermann6798b472010-10-07 16:24:28 +000015 */
16
Uwe Hermann42b1c432010-12-09 18:09:14 +000017#include <stdint.h>
Kyösti Mälkkide640782019-12-03 07:30:26 +020018#include <arch/bootblock.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Uwe Hermann42b1c432010-12-09 18:09:14 +000020#include <device/pci_ids.h>
Kyösti Mälkki8a41f4b2019-02-08 18:14:34 +020021#include <device/pci_type.h>
Uwe Hermann42b1c432010-12-09 18:09:14 +000022#include "i82371eb.h"
23
Kyösti Mälkki8a41f4b2019-02-08 18:14:34 +020024#define PCI_ID(VENDOR_ID, DEVICE_ID) \
25 ((((DEVICE_ID) & 0xFFFF) << 16) | ((VENDOR_ID) & 0xFFFF))
26
27static pci_devfn_t pci_locate_device(unsigned int pci_id, pci_devfn_t dev)
28{
29 for (; dev <= PCI_DEV(255, 31, 7); dev += PCI_DEV(0, 0, 1)) {
30 unsigned int id;
31 id = pci_read_config32(dev, 0);
32 if (id == pci_id)
33 return dev;
34 }
35 return PCI_DEV_INVALID;
36}
37
Arthur Heymans1fa240a2019-11-12 12:05:38 +010038/* TODO: Does not need to happen before console init. */
39/* The whole rom is not accessible before this so limit
40 the bootblock size. */
41#if CONFIG_C_ENV_BOOTBLOCK_SIZE > 0x10000
42#error "CONFIG_C_ENV_BOOTBLOCK_SIZE needs to be below 64KiB"
43#endif
44void bootblock_early_southbridge_init(void)
Uwe Hermann42b1c432010-12-09 18:09:14 +000045{
46 u16 reg16;
Edward O'Callaghan9a817ef2014-10-26 10:12:15 +110047 pci_devfn_t dev;
Uwe Hermann42b1c432010-12-09 18:09:14 +000048
49 /*
50 * Note: The Intel 82371AB/EB/MB ISA device can be on different
51 * PCI bus:device.function locations on different boards.
52 * Examples we encountered: 00:07.0, 00:04.0, or 00:14.0.
53 * But scanning for the PCI IDs (instead of hardcoding
54 * bus/device/function numbers) works on all boards.
55 */
56 dev = pci_locate_device(PCI_ID(PCI_VENDOR_ID_INTEL,
57 PCI_DEVICE_ID_INTEL_82371AB_ISA), 0);
58
59 /* Enable access to the whole ROM, disable ROM write access. */
60 reg16 = pci_read_config16(dev, XBCS);
Keith Huib9c1a4e2017-09-04 15:47:40 -040061 reg16 |= LOWER_BIOS_ENABLE | EXT_BIOS_ENABLE | EXT_BIOS_ENABLE_1MB;
Uwe Hermann42b1c432010-12-09 18:09:14 +000062 reg16 &= ~(WRITE_PROTECT_ENABLE); /* Disable ROM write access. */
63 pci_write_config16(dev, XBCS, reg16);
Keith Hui7af59f72020-01-11 13:53:10 -050064
65 /* Enable (RTC and) upper NVRAM bank. */
66 pci_write_config8(dev, RTCCFG, RTC_POS_DECODE | UPPER_RAM_EN | RTC_ENABLE);
Uwe Hermann42b1c432010-12-09 18:09:14 +000067}