blob: 71e2beefd89b8f93c42e7969630f3c81be512bea [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Michael Niewöhner6f1754d2020-09-29 17:26:58 +020014 select SET_IA32_FC_LOCK_BIT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikffb83be2019-04-29 13:58:43 +053017 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053018 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053019 select GENERIC_GPIO_LIB
20 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010021 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053022 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053023 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080025 select INTEL_CAR_NEM_ENHANCED
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053026 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053029 select MP_SERVICES_PPI_V1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053030 select MRC_SETTINGS_PROTECT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053031 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010032 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053033 select PLATFORM_USES_FSP2_1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053034 select REG_SCRIPT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053036 select PMC_LOW_POWER_MODE_PROGRAM
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020037 select CPU_INTEL_COMMON
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053043 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053044 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070045 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053046 select SOC_INTEL_COMMON_BLOCK_CPU
47 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010048 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053049 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
50 select SOC_INTEL_COMMON_BLOCK_HDA
51 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070052 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053053 select SOC_INTEL_COMMON_BLOCK_SMM
54 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053055 select SOC_INTEL_COMMON_BLOCK_THERMAL
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053056 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053057 select SOC_INTEL_COMMON_PCH_BASE
58 select SOC_INTEL_COMMON_RESET
59 select SSE2
60 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053061 select TSC_MONOTONIC_TIMER
62 select UDELAY_TSC
63 select UDK_2017_BINDING
64 select DISPLAY_FSP_VERSION_INFO
Subrata Banika0368a02019-06-04 14:16:02 +053065 select HECI_DISABLE_USING_SMM
Subrata Banik94146002019-11-14 11:30:43 +053066 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053067
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053068config DCACHE_RAM_BASE
69 default 0xfef00000
70
71config DCACHE_RAM_SIZE
72 default 0x40000
73 help
74 The size of the cache-as-ram region required during bootblock
75 and/or romstage.
76
77config DCACHE_BSP_STACK_SIZE
78 hex
Subrata Banik645f2442019-11-01 15:21:00 +053079 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053080 help
81 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053082 other stages. In the case of FSP_USES_CB_STACK default value will be
83 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053084
Subrata Banik1d260e62019-09-09 13:55:42 +053085config FSP_TEMP_RAM_SIZE
86 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053087 default 0x10000
88 help
89 The amount of anticipated heap usage in CAR by FSP.
90 Refer to Platform FSP integration guide document to know
91 the exact FSP requirement for Heap setup.
92
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053093config IFD_CHIPSET
94 string
95 default "icl"
96
97config IED_REGION_SIZE
98 hex
99 default 0x400000
100
101config HEAP_SIZE
102 hex
103 default 0x8000
104
105config MAX_ROOT_PORTS
106 int
107 default 16
108
109config SMM_TSEG_SIZE
110 hex
111 default 0x800000
112
113config SMM_RESERVED_SIZE
114 hex
115 default 0x200000
116
117config PCR_BASE_ADDRESS
118 hex
119 default 0xfd000000
120 help
121 This option allows you to select MMIO Base Address of sideband bus.
122
Subrata Banik26d706b2018-11-20 13:20:31 +0530123config MMCONF_BASE_ADDRESS
Subrata Banik26d706b2018-11-20 13:20:31 +0530124 default 0xc0000000
125
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530126config CPU_BCLK_MHZ
127 int
128 default 100
129
130config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
131 int
132 default 120
133
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200134config CPU_XTAL_HZ
135 default 38400000
136
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530137config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
138 int
139 default 133
140
141config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
142 int
143 default 3
144
145config SOC_INTEL_I2C_DEV_MAX
146 int
147 default 6
148
Subrata Banik26d706b2018-11-20 13:20:31 +0530149config SOC_INTEL_UART_DEV_MAX
150 int
151 default 3
152
Nico Huber99954182019-05-29 23:33:06 +0200153config CONSOLE_UART_BASE_ADDRESS
154 hex
155 default 0xfe032000
156 depends on INTEL_LPSS_UART_FOR_CONSOLE
157
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530158# Clock divider parameters for 115200 baud rate
159config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
160 hex
161 default 0x30
162
163config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
164 hex
165 default 0xc35
166
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530167config VBOOT
168 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800169 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530170 select VBOOT_STARTS_IN_BOOTBLOCK
171 select VBOOT_VBNV_CMOS
172 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
173
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530174config CBFS_SIZE
175 hex
176 default 0x200000
177
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530178config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100179 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530180
181config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530182 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
183
Subrata Banik56626cf2020-02-27 19:39:22 +0530184config SOC_INTEL_ICELAKE_DEBUG_CONSENT
185 int "Debug Consent for ICL"
186 # USB DBC is more common for developers so make this default to 3 if
187 # SOC_INTEL_DEBUG_CONSENT=y
188 default 3 if SOC_INTEL_DEBUG_CONSENT
189 default 0
190 help
191 This is to control debug interface on SOC.
192 Setting non-zero value will allow to use DBC or DCI to debug SOC.
193 PlatformDebugConsent in FspmUpd.h has the details.
194
195 Desired platform debug types are
196 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
197 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
198 6:Enable (2-wire DCI OOB), 7:Manual
199
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530200endif