blob: f02732603c01b4206b61228065ef39f422d5734c [file] [log] [blame]
Lee Leahyc4210412015-06-29 11:37:56 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
5 * Copyright (C) 2015 Intel Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
14 * GNU General Public License for more details.
Lee Leahyc4210412015-06-29 11:37:56 -070015 */
16
robbie zhangc9d97292015-08-21 09:47:34 -070017#ifndef MAINBOARD_GPIO_H
18#define MAINBOARD_GPIO_H
Lee Leahyc4210412015-06-29 11:37:56 -070019
Wenkai Du3b169252015-08-24 10:31:30 -070020#include <soc/gpe.h>
Lee Leahyc4210412015-06-29 11:37:56 -070021#include <soc/gpio.h>
22
Wenkai Du3b169252015-08-24 10:31:30 -070023/* EC in RW */
24#define GPIO_EC_IN_RW GPP_C6
25
26/* BIOS Flash Write Protect */
27#define GPIO_PCH_WP GPP_C23
Duncan Laurie74b964e2015-09-04 10:41:02 -070028
29/* Memory configuration board straps */
30#define GPIO_MEM_CONFIG_0 GPP_C12
31#define GPIO_MEM_CONFIG_1 GPP_C13
32#define GPIO_MEM_CONFIG_2 GPP_C14
33#define GPIO_MEM_CONFIG_3 GPP_C15
34
Wenkai Du3b169252015-08-24 10:31:30 -070035/* EC wake is LAN_WAKE# which is a special DeepSX wake pin */
36#define GPE_EC_WAKE GPE0_LAN_WAK
Duncan Laurie74b964e2015-09-04 10:41:02 -070037
Duncan Lauried6a42f92015-09-08 16:28:21 -070038/* GPP_B16 is WLAN_WAKE. GPP_B group is routed to DW0 in the GPE0 block */
39#define GPE_WLAN_WAKE GPE0_DW0_16
40
Archana Patni278f20e2015-11-05 18:38:03 +053041/* GPP_B5 is TOUCHPAD WAKE. GPP_B group is routed to DW0 in the GPE0 block */
42#define GPE_TOUCHPAD_WAKE GPE0_DW0_05
43
Duncan Laurie74b964e2015-09-04 10:41:02 -070044/* Input device interrupt configuration */
45#define TOUCHPAD_INT_L GPP_B3_IRQ
46#define TOUCHSCREEN_INT_L GPP_E7_IRQ
47#define MIC_INT_L GPP_F10_IRQ
48
Duncan Lauried6a42f92015-09-08 16:28:21 -070049/* GPP_E16 is EC_SCI_L. GPP_E group is routed to DW2 in the GPE0 block */
Wenkai Du3b169252015-08-24 10:31:30 -070050#define EC_SCI_GPI GPE0_DW2_16
51#define EC_SMI_GPI GPP_E15
52
Rohit Ainapure02c1f862015-09-18 13:40:51 -070053/*
54 * GPP_E3 is AUDIO_DB_ID.
55 * It is a dual purpose GPIO, used for Audio Daughter
56 * Board Identification & to control the shutdown mode pin
57 * of the Maxim amp.
58 */
59#define AUDIO_DB_ID GPP_E3
60
Wenkai Du3b169252015-08-24 10:31:30 -070061#ifndef __ACPI__
Wenkai Du1105fad2015-08-21 13:11:00 -070062/* Pad configuration in ramstage. */
robbie zhangc9d97292015-08-21 09:47:34 -070063static const struct pad_config gpio_table[] = {
64/* EC_PCH_RCIN */ PAD_CFG_NF(GPP_A0, NONE, DEEP, NF1),
65/* LPC_LAD_0 */ PAD_CFG_NF(GPP_A1, NONE, DEEP, NF1),
66/* LPC_LAD_1 */ PAD_CFG_NF(GPP_A2, NONE, DEEP, NF1),
67/* LPC_LAD_2 */ PAD_CFG_NF(GPP_A3, NONE, DEEP, NF1),
68/* LPC_LAD_3 */ PAD_CFG_NF(GPP_A4, NONE, DEEP, NF1),
69/* LPC_FRAME */ PAD_CFG_NF(GPP_A5, NONE, DEEP, NF1),
70/* LPC_SERIRQ */ PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1),
Saurabh Satija5b242f62015-10-26 15:00:46 -070071/* SD_CD_WAKE */ PAD_CFG_GPI(GPP_A7, 20K_PU, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -070072/* LPC_CLKRUN */ PAD_CFG_NF(GPP_A8, NONE, DEEP, NF1),
73/* EC_LPC_CLK */ PAD_CFG_NF(GPP_A9, NONE, DEEP, NF1),
74/* PCH_LPC_CLK */ /* GPP_A10 */
75/* EC_HID_INT */ /* GPP_A11 */
76/* ISH_KB_PROX_INT */ PAD_CFG_GPO(GPP_A12, 0, DEEP),
77/* PCH_SUSPWRACB */ PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1),
78/* PM_SUS_STAT */ PAD_CFG_NF(GPP_A14, NONE, DEEP, NF1),
79/* PCH_SUSACK */ PAD_CFG_NF(GPP_A15, NONE, DEEP, NF1),
80/* SD_1P8_SEL */ PAD_CFG_NF(GPP_A16, NONE, DEEP, NF1),
81/* SD_PWR_EN */ PAD_CFG_NF(GPP_A17, NONE, DEEP, NF1),
82/* ACCEL INTERRUPT */ PAD_CFG_NF(GPP_A18, NONE, DEEP, NF1),
83/* ISH_GP1 */ /* GPP_A19 */
84/* GYRO_DRDY */ PAD_CFG_NF(GPP_A20, NONE, DEEP, NF1),
85/* FLIP_ACCEL_INT */ PAD_CFG_NF(GPP_A21, NONE, DEEP, NF1),
86/* GYRO_INT */ PAD_CFG_NF(GPP_A22, NONE, DEEP, NF1),
87/* ISH_GP5 */ /* GPP_A23 */
88/* CORE_VID0 */ /* GPP_B0 */
89/* CORE_VID1 */ /* GPP_B1 */
90/* HSJ_MIC_DET */ PAD_CFG_GPI(GPP_B2, NONE, DEEP),
91/* TRACKPAD_INT */ PAD_CFG_GPI_APIC(GPP_B3, NONE, DEEP),
92/* BT_RF_KILL */ PAD_CFG_GPO(GPP_B4, 0, DEEP),
Archana Patni278f20e2015-11-05 18:38:03 +053093/* SRCCLKREQ0# */ PAD_CFG_GPI_ACPI_SCI(GPP_B5, NONE, DEEP, YES), /* TOUCHPAD WAKE */
robbie zhangc9d97292015-08-21 09:47:34 -070094/* WIFI_CLK_REQ */ PAD_CFG_NF(GPP_B6, NONE, DEEP, NF1),
95/* KEPLR_CLK_REQ */ PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1),
96/* SRCCLKREQ3# */ /* GPP_B8 */
97/* SSD_CLK_REQ */ PAD_CFG_NF(GPP_B9, NONE, DEEP, NF1),
98/* SRCCLKREQ5# */ /* GPP_B10 */
99/* MPHY_EXT_PWR_GATE */ PAD_CFG_NF(GPP_B11, NONE, DEEP, NF1),
100/* PM_SLP_S0 */ PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
101/* PCH_PLT_RST */ PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
Saurabh Satija5b242f62015-10-26 15:00:46 -0700102/* PCH_BUZZER */ PAD_CFG_GPI(GPP_B14, NONE, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -0700103/* GSPI0_CS# */ /* GPP_B15 */
Duncan Lauried6a42f92015-09-08 16:28:21 -0700104/* WLAN_PCIE_WAKE */ PAD_CFG_GPI_ACPI_SCI(GPP_B16, NONE, DEEP, YES),
robbie zhangc9d97292015-08-21 09:47:34 -0700105/* SSD_PCIE_WAKE */ PAD_CFG_GPI(GPP_B17, NONE, DEEP),
106/* GSPI0_MOSI */ /* GPP_B18 */
107/* CCODEC_SPI_CS */ PAD_CFG_NF(GPP_B19, NONE, DEEP, NF1),
108/* CODEC_SPI_CLK */ PAD_CFG_NF(GPP_B20, NONE, DEEP, NF1),
109/* CODEC_SPI_MISO */ PAD_CFG_NF(GPP_B21, NONE, DEEP, NF1),
110/* CODEC_SPI_MOSI */ PAD_CFG_NF(GPP_B22, NONE, DEEP, NF1),
Archana Patni7d40e962015-10-08 01:42:07 +0530111/* SM1ALERT# */ PAD_CFG_GPO(GPP_B23, 0, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -0700112/* SMB_CLK */ PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1),
113/* SMB_DATA */ PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1),
114/* SMBALERT# */ PAD_CFG_GPO(GPP_C2, 0, DEEP),
115/* M2_WWAN_PWREN */ PAD_CFG_GPO(GPP_C3, 0, DEEP),
Archana Patni7d40e962015-10-08 01:42:07 +0530116/* SML0DATA */ PAD_CFG_GPI(GPP_C4, NONE, DEEP),
117/* SML0ALERT# */ PAD_CFG_GPO(GPP_C5, 0, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -0700118/* EC_IN_RW */ PAD_CFG_GPI(GPP_C6, NONE, DEEP),
119/* USB_CTL */ PAD_CFG_GPO(GPP_C7, 1, DEEP),
120/* UART0_RXD */ /* GPP_C8 */
121/* UART0_TXD */ /* GPP_C9 */
122/* NFC_RST* */ PAD_CFG_GPO(GPP_C10, 0, DEEP),
123/* EN_PP3300_KEPLER */ PAD_CFG_TERM_GPO(GPP_C11, 1, 20K_PD, DEEP),
124/* PCH_MEM_CFG0 */ PAD_CFG_GPI(GPP_C12, NONE, DEEP),
125/* PCH_MEM_CFG1 */ PAD_CFG_GPI(GPP_C13, NONE, DEEP),
126/* PCH_MEM_CFG2 */ PAD_CFG_GPI(GPP_C14, NONE, DEEP),
127/* PCH_MEM_CFG3 */ PAD_CFG_GPI(GPP_C15, NONE, DEEP),
128/* I2C0_SDA */ PAD_CFG_NF(GPP_C16, 5K_PU, DEEP, NF1),
129/* I2C0_SCL */ PAD_CFG_NF(GPP_C17, 5K_PU, DEEP, NF1),
130/* I2C1_SDA */ PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1),
131/* I2C1_SCL */ PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1),
132/* GD_UART2_RXD */ PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
133/* GD_UART2_TXD */ PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
134/* TCH_PNL_PWREN */ PAD_CFG_GPO(GPP_C22, 1, DEEP),
135/* SPI_WP_STATUS */ PAD_CFG_GPI(GPP_C23, 20K_PU, DEEP),
136/* ITCH_SPI_CS */ /* GPP_D0 */
137/* ITCH_SPI_CLK */ /* GPP_D1 */
138/* ITCH_SPI_MISO_1 */ /* GPP_D2 */
139/* ITCH_SPI_MISO_0 */ /* GPP_D3 */
140/* CAM_FLASH_STROBE */ PAD_CFG_NF(GPP_D4, NONE, DEEP, NF1),
141/* EN_PP3300_DX_EMMC */ PAD_CFG_GPO(GPP_D5, 1, DEEP),
142/* EN_PP1800_DX_EMMC */ PAD_CFG_GPO(GPP_D6, 1, DEEP),
143/* SH_I2C1_SDA */ PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1),
144/* SH_I2C1_SCL */ PAD_CFG_NF(GPP_D8, NONE, DEEP, NF1),
145 PAD_CFG_GPO(GPP_D9, 0, DEEP),
146/* USB_A0_ILIM_SEL */ PAD_CFG_GPO(GPP_D10, 1, DEEP),
147/* USB_A1_ILIM_SEL */ PAD_CFG_GPO(GPP_D11, 1, DEEP),
148/* EN_PP3300_DX_CAM */ PAD_CFG_GPO(GPP_D12, 1, DEEP),
149/* EN_PP1800_DX_AUDIO */PAD_CFG_GPO(GPP_D13, 1, DEEP),
150/* ISH_UART0_TXD */ /* GPP_D14 */
151/* ISH_UART0_RTS */ /* GPP_D15 */
152/* ISH_UART0_CTS */ /* GPP_D16 */
153/* DMIC_CLK_1 */ PAD_CFG_NF(GPP_D17, NONE, DEEP, NF1),
154/* DMIC_DATA_1 */ PAD_CFG_NF(GPP_D18, NONE, DEEP, NF1),
155/* DMIC_CLK_0 */ PAD_CFG_NF(GPP_D19, NONE, DEEP, NF1),
156/* DMIC_DATA_0 */ PAD_CFG_NF(GPP_D20, NONE, DEEP, NF1),
157/* ITCH_SPI_D2 */ /* GPP_D21 */
158/* ITCH_SPI_D3 */ /* GPP_D22 */
159/* I2S_MCLK */ PAD_CFG_NF(GPP_D23, NONE, DEEP, NF1),
160/* SPI_TPM_IRQ */ PAD_CFG_GPI_APIC(GPP_E0, NONE, DEEP),
161/* SATAXPCIE1 */ /* GPP_E1 */
162/* SSD_PEDET */ PAD_CFG_GPI(GPP_E2, NONE, DEEP),
Saurabh Satija5b242f62015-10-26 15:00:46 -0700163/* AUDIO_DB_ID */ PAD_CFG_GPI(GPP_E3, NONE, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -0700164/* SSD_SATA_DEVSLP */ PAD_CFG_GPO(GPP_E4, 0, DEEP),
165/* SATA_DEVSLP1 */ /* GPP_E5 */
166/* SATA_DEVSLP2 */ /* GPP_E6 */
167/* TCH_PNL_INTR* */ PAD_CFG_GPI_APIC(GPP_E7, NONE, DEEP),
168/* SATALED# */ /* GPP_E8 */
169/* USB2_OC_0 */ PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1),
170/* USB2_OC_1 */ PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1),
171/* USB2_OC_2 */ PAD_CFG_NF(GPP_E11, NONE, DEEP, NF1),
172/* USB2_OC_3 */ PAD_CFG_NF(GPP_E12, NONE, DEEP, NF1),
173/* DDI1_HPD */ PAD_CFG_NF(GPP_E13, NONE, DEEP, NF1),
174/* DDI2_HPD */ PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
175/* EC_SMI */ PAD_CFG_GPI_ACPI_SMI(GPP_E15, NONE, DEEP, YES),
176/* EC_SCI */ PAD_CFG_GPI_ACPI_SCI(GPP_E16, NONE, DEEP, YES),
177/* EDP_HPD */ PAD_CFG_NF(GPP_E17, NONE, DEEP, NF1),
178/* DDPB_CTRLCLK */ PAD_CFG_NF(GPP_E18, NONE, DEEP, NF1),
179/* DDPB_CTRLDATA */ PAD_CFG_NF(GPP_E19, NONE, DEEP, NF1),
180/* DDPC_CTRLCLK */ PAD_CFG_NF(GPP_E20, NONE, DEEP, NF1),
181/* DDPC_CTRLDATA */ PAD_CFG_NF(GPP_E21, NONE, DEEP, NF1),
182/* DDPD_CTRLCLK */ PAD_CFG_GPI(GPP_E22, NONE, DEEP),
183/* TCH_PNL_RST */ PAD_CFG_GPO(GPP_E23, 1, DEEP),
184/* I2S2_SCLK */ PAD_CFG_GPI(GPP_F0, NONE, DEEP),
185/* I2S2_SFRM */ PAD_CFG_GPI(GPP_F1, NONE, DEEP),
186/* I2S2_TXD */ PAD_CFG_GPI(GPP_F2, NONE, DEEP),
187/* I2S2_RXD */ PAD_CFG_GPI(GPP_F3, NONE, DEEP),
188/* I2C2_SDA */ /* GPP_F4 */
189/* I2C2_SCL */ /* GPP_F5 */
190/* I2C3_SDA */ /* GPP_F6 */
191/* I2C3_SCL */ /* GPP_F7 */
192/* I2C4_SDA */ PAD_CFG_NF(GPP_F8, NONE, DEEP, NF1),
193/* I2C4_SDA */ PAD_CFG_NF(GPP_F9, NONE, DEEP, NF1),
194/* AUDIO_IRQ */ PAD_CFG_GPI_APIC(GPP_F10, NONE, DEEP),
Saurabh Satija5b242f62015-10-26 15:00:46 -0700195/* AUDIO_IRQ */ PAD_CFG_GPI_ACPI_SCI(GPP_F11, NONE, DEEP, YES),
robbie zhangc9d97292015-08-21 09:47:34 -0700196/* EMMC_CMD */ PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1),
197/* EMMC_DATA0 */ PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1),
198/* EMMC_DATA1 */ PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1),
199/* EMMC_DATA2 */ PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1),
200/* EMMC_DATA3 */ PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1),
201/* EMMC_DATA4 */ PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1),
202/* EMMC_DATA5 */ PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1),
203/* EMMC_DATA6 */ PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1),
204/* EMMC_DATA7 */ PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1),
205/* EMMC_RCLK */ PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1),
206/* EMMC_CLK */ PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1),
Saurabh Satija5b242f62015-10-26 15:00:46 -0700207/* BOOT_BEEP */ PAD_CFG_GPO(GPP_F23, 1, DEEP),
robbie zhangc9d97292015-08-21 09:47:34 -0700208/* SD_CMD */ PAD_CFG_NF(GPP_G0, NONE, DEEP, NF1),
209/* SD_DATA0 */ PAD_CFG_NF(GPP_G1, NONE, DEEP, NF1),
210/* SD_DATA1 */ PAD_CFG_NF(GPP_G2, NONE, DEEP, NF1),
211/* SD_DATA2 */ PAD_CFG_NF(GPP_G3, NONE, DEEP, NF1),
212/* SD_DATA3 */ PAD_CFG_NF(GPP_G4, NONE, DEEP, NF1),
213/* SD_CD# */ PAD_CFG_NF(GPP_G5, NONE, DEEP, NF1),
214/* SD_CLK */ PAD_CFG_NF(GPP_G6, NONE, DEEP, NF1),
215/* SD_WP */ PAD_CFG_NF(GPP_G7, NONE, DEEP, NF1),
216/* PCH_BATLOW */ PAD_CFG_NF(GPD0, NONE, DEEP, NF1),
217/* EC_PCH_ACPRESENT */ PAD_CFG_NF(GPD1, NONE, DEEP, NF1),
218/* EC_PCH_WAKE */ PAD_CFG_NF(GPD2, NONE, DEEP, NF1),
219/* EC_PCH_PWRBTN */ PAD_CFG_NF(GPD3, NONE, DEEP, NF1),
220/* PM_SLP_S3# */ PAD_CFG_NF(GPD4, NONE, DEEP, NF1),
221/* PM_SLP_S4# */ PAD_CFG_NF(GPD5, NONE, DEEP, NF1),
222/* PM_SLP_SA# */ PAD_CFG_NF(GPD6, NONE, DEEP, NF1),
223 /* GPD7 */
224/* PM_SUSCLK */ PAD_CFG_NF(GPD8, NONE, DEEP, NF1),
225/* PCH_SLP_WLAN# */ /* GPD9 */
226/* PM_SLP_S5# */ PAD_CFG_NF(GPD10, NONE, DEEP, NF1),
227/* LANPHYC */ /* GPD11 */
Lee Leahyc4210412015-06-29 11:37:56 -0700228};
Wenkai Du1105fad2015-08-21 13:11:00 -0700229
230/* Early pad configuration in romstage. */
231static const struct pad_config early_gpio_table[] = {
232/* SRCCLKREQ2# */ PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1), /* KEPLER */
233/* UART0_CTS# */ PAD_CFG_GPO(GPP_C11, 1, DEEP), /* EN_PP3300_KEPLER */
Arindam Roy3b43fa92015-12-04 16:46:24 -0800234/* SPI_WP_STATUS */ PAD_CFG_GPI(GPP_C23, 20K_PU, DEEP),
Wenkai Du1105fad2015-08-21 13:11:00 -0700235};
236
Lee Leahyc4210412015-06-29 11:37:56 -0700237#endif
Wenkai Du3b169252015-08-24 10:31:30 -0700238
239#endif