blob: 0f8e947df7ec0e346ddfe211f01ed83a7e7f33a3 [file] [log] [blame]
Gabe Black5c8d3d22014-01-17 22:11:35 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2014 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010017 * Foundation, Inc.
Gabe Black5c8d3d22014-01-17 22:11:35 -080018 */
19
20#include <arch/cache.h>
21#include <arch/cpu.h>
22#include <arch/exception.h>
Gabe Black4a12cfe2014-03-24 21:24:24 -070023#include <arch/io.h>
Gabe Black5c8d3d22014-01-17 22:11:35 -080024#include <cbfs.h>
25#include <cbmem.h>
26#include <console/console.h>
Daisuke Nojiri512bfbc2014-08-15 17:07:39 -070027#include <reset.h>
Aaron Durbine4f3e7a2015-03-17 13:25:19 -050028#include <program_loading.h>
Gabe Black4a12cfe2014-03-24 21:24:24 -070029#include <soc/addressmap.h>
Julius Wernerf0d21ff32014-10-20 13:24:14 -070030#include <soc/cache.h>
31#include <soc/clk_rst.h>
Gabe Black4a12cfe2014-03-24 21:24:24 -070032#include <soc/clock.h>
Gabe Black5c8d3d22014-01-17 22:11:35 -080033#include <soc/display.h>
Julius Wernerf0d21ff32014-10-20 13:24:14 -070034#include <soc/early_configs.h>
35#include <soc/nvidia/tegra/i2c.h>
36#include <soc/nvidia/tegra124/chip.h>
37#include <soc/power.h>
38#include <soc/sdram.h>
Julius Wernerec5e5e02014-08-20 15:29:56 -070039#include <symbols.h>
Gabe Black5c8d3d22014-01-17 22:11:35 -080040#include <timestamp.h>
Julius Wernerf0d21ff32014-10-20 13:24:14 -070041
42#include "sdram_configs.h"
Gabe Black5c8d3d22014-01-17 22:11:35 -080043
Julius Wernerfd9defc2014-01-21 20:11:22 -080044static void __attribute__((noinline)) romstage(void)
Gabe Black5c8d3d22014-01-17 22:11:35 -080045{
Kyösti Mälkkif48b38b2014-12-31 08:50:36 +020046 timestamp_init(0);
47 timestamp_add_now(TS_START_ROMSTAGE);
Gabe Black5c8d3d22014-01-17 22:11:35 -080048
Gabe Black5c8d3d22014-01-17 22:11:35 -080049 console_init();
50 exception_init();
51
Tom Warren64982c502014-01-23 13:37:50 -070052 sdram_init(get_sdram_config());
53
Gabe Black5cbbc702014-02-08 05:17:38 -080054 /* used for MMU and CBMEM setup, in MB */
Julius Wernerec5e5e02014-08-20 15:29:56 -070055 u32 dram_start_mb = (uintptr_t)_dram/MiB;
56 u32 dram_end_mb = sdram_max_addressable_mb();
57 u32 dram_size_mb = dram_end_mb - dram_start_mb;
Tom Warren64982c502014-01-23 13:37:50 -070058
Daisuke Nojiriefddcfb2014-09-04 09:55:34 -070059 configure_l2_cache();
Gabe Black5c8d3d22014-01-17 22:11:35 -080060 mmu_init();
Gabe Blackb9a4b712014-03-01 03:27:00 -080061 /* Device memory below DRAM is uncached. */
Julius Wernerec5e5e02014-08-20 15:29:56 -070062 mmu_config_range(0, dram_start_mb, DCACHE_OFF);
63 /* SRAM is cached. MMU code will round size up to page size. */
64 mmu_config_range((uintptr_t)_sram/MiB, div_round_up(_sram_size, MiB),
65 DCACHE_WRITEBACK);
Gabe Blackb9a4b712014-03-01 03:27:00 -080066 /* DRAM is cached. */
Julius Wernerec5e5e02014-08-20 15:29:56 -070067 mmu_config_range(dram_start_mb, dram_size_mb, DCACHE_WRITEBACK);
Gabe Blackb9a4b712014-03-01 03:27:00 -080068 /* A window for DMA is uncached. */
Julius Wernerec5e5e02014-08-20 15:29:56 -070069 mmu_config_range((uintptr_t)_dma_coherent/MiB,
70 _dma_coherent_size/MiB, DCACHE_OFF);
Gabe Blackb9a4b712014-03-01 03:27:00 -080071 /* The space above DRAM is uncached. */
Julius Wernerec5e5e02014-08-20 15:29:56 -070072 if (dram_end_mb < 4096)
73 mmu_config_range(dram_end_mb, 4096 - dram_end_mb, DCACHE_OFF);
Gabe Black5c8d3d22014-01-17 22:11:35 -080074 mmu_disable_range(0, 1);
Gabe Black5c8d3d22014-01-17 22:11:35 -080075 dcache_mmu_enable();
76
Gabe Blackc8522062014-05-06 15:44:14 -070077 /*
78 * A watchdog reset only resets part of the system so it ends up in
79 * a funny state. If that happens, we need to reset the whole machine.
80 */
81 if (power_reset_status() == POWER_RESET_WATCHDOG) {
82 printk(BIOS_INFO, "Watchdog reset detected, rebooting.\n");
Daisuke Nojiri512bfbc2014-08-15 17:07:39 -070083 hard_reset();
Gabe Blackc8522062014-05-06 15:44:14 -070084 }
85
Patrick Georgi3756de02015-06-30 14:32:15 +020086 /* FIXME: this may require coordination with moving timestamps */
Gabe Black5c8d3d22014-01-17 22:11:35 -080087 cbmem_initialize_empty();
88
Daisuke Nojiri1b05d882014-08-27 11:48:03 -070089 early_mainboard_init();
Gabe Black4a12cfe2014-03-24 21:24:24 -070090
Aaron Durbine4f3e7a2015-03-17 13:25:19 -050091 run_ramstage();
Gabe Black5c8d3d22014-01-17 22:11:35 -080092}
Julius Wernerfd9defc2014-01-21 20:11:22 -080093
94/* Stub to force arm_init_caches to the top, before any stack/memory accesses */
95void main(void)
96{
Gabe Blackf220df62014-02-08 05:01:06 -080097 asm volatile ("bl arm_init_caches"
98 ::: "r0","r1","r2","r3","r4","r5","ip");
Julius Wernerfd9defc2014-01-21 20:11:22 -080099 romstage();
100}