blob: 1d473d3104c8eb092968e7c914cbdc015107ee56 [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauerbf264e92010-05-14 19:09:20 +00004 * Copyright (C) 2007-2010 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
Patrick Georgid0835952010-10-05 09:07:10 +000016#include <stdint.h>
17#include <stdlib.h>
18#include <console/console.h>
Kyösti Mälkkia969ed32016-06-15 06:08:15 +030019#include <arch/acpi.h>
Patrick Georgid0835952010-10-05 09:07:10 +000020#include <arch/io.h>
Patrick Georgid0835952010-10-05 09:07:10 +000021#include <device/pci_def.h>
Vladimir Serbinenko55601882014-10-15 20:17:51 +020022#include <cbmem.h>
Patrick Georgi546953c2014-11-29 10:38:17 +010023#include <halt.h>
Kyösti Mälkki81830252016-06-25 11:40:00 +030024#include <romstage_handoff.h>
Vladimir Serbinenko55601882014-10-15 20:17:51 +020025#include <string.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000026#include "i945.h"
Arthur Heymans874a8f92016-05-19 16:06:09 +020027#include <pc80/mc146818rtc.h>
Arthur Heymans62902ca2016-11-29 14:13:43 +010028#include <southbridge/intel/common/gpio.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000029
Patrick Georgid0835952010-10-05 09:07:10 +000030int i945_silicon_revision(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000031{
Stefan Reinauer779b3e32008-11-10 15:43:37 +000032 return pci_read_config8(PCI_DEV(0, 0x00, 0), PCI_CLASS_REVISION);
Stefan Reinauer278534d2008-10-29 04:51:07 +000033}
34
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035static void i945m_detect_chipset(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +000036{
37 u8 reg8;
38
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000039 printk(BIOS_INFO, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000040 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) & 0x70) >> 4;
41 switch (reg8) {
42 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000043 printk(BIOS_INFO, "Mobile Intel(R) 82945GM/GME Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000044 break;
45 case 2:
Stefan Reinauer7981b942011-04-01 22:33:25 +020046 printk(BIOS_INFO, "Mobile Intel(R) 82945GMS/GU/GSE Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000047 break;
48 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000049 printk(BIOS_INFO, "Mobile Intel(R) 82945PM Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000050 break;
51 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000052 printk(BIOS_INFO, "Intel(R) 82945GT Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000053 break;
54 case 6:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000055 printk(BIOS_INFO, "Mobile Intel(R) 82943/82940GML Express");
Stefan Reinauer278534d2008-10-29 04:51:07 +000056 break;
57 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000058 printk(BIOS_INFO, "Unknown (%02x)", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000059 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000060 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000061
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000062 printk(BIOS_DEBUG, "(G)MCH capable of up to FSB ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000063 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe3) & 0xe0) >> 5;
64 switch (reg8) {
65 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000066 printk(BIOS_DEBUG, "800 MHz"); /* According to 965 spec */
Stefan Reinauer278534d2008-10-29 04:51:07 +000067 break;
68 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000069 printk(BIOS_DEBUG, "667 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000070 break;
71 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000072 printk(BIOS_DEBUG, "533 MHz");
Stefan Reinauer278534d2008-10-29 04:51:07 +000073 break;
74 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000075 printk(BIOS_DEBUG, "N/A MHz (%02x)", reg8);
Stefan Reinauer278534d2008-10-29 04:51:07 +000076 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000077 printk(BIOS_DEBUG, "\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000078
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000079 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer278534d2008-10-29 04:51:07 +000080 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
81 switch (reg8) {
82 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000083 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer278534d2008-10-29 04:51:07 +000084 break;
85 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000086 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer278534d2008-10-29 04:51:07 +000087 break;
88 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000089 printk(BIOS_DEBUG, "DDR2-400");
Stefan Reinauer278534d2008-10-29 04:51:07 +000090 break;
91 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000092 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer278534d2008-10-29 04:51:07 +000093 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000094 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +010095
96 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC))
97 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +000098}
99
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000100static void i945_detect_chipset(void)
101{
102 u8 reg8;
103
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000104 printk(BIOS_INFO, "\nIntel(R) ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000105
106 reg8 = ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) >> 5) & 4) | ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) >> 4) & 3);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000107 switch (reg8) {
108 case 0:
109 case 1:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000110 printk(BIOS_INFO, "82945G");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000111 break;
112 case 2:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000113 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000114 printk(BIOS_INFO, "82945P");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000115 break;
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000116 case 4:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000117 printk(BIOS_INFO, "82945GC");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000118 break;
119 case 5:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000120 printk(BIOS_INFO, "82945GZ");
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000121 break;
122 case 6:
123 case 7:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000124 printk(BIOS_INFO, "82945PL");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000125 break;
126 default:
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000127 break;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000128 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000129 printk(BIOS_INFO, " Chipset\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000130
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000131 printk(BIOS_DEBUG, "(G)MCH capable of ");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000132 reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07);
133 switch (reg8) {
134 case 0:
Elyes HAOUAS5db94502016-10-30 18:30:21 +0100135 case 2:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000136 printk(BIOS_DEBUG, "up to DDR2-667");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000137 break;
138 case 3:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000139 printk(BIOS_DEBUG, "up to DDR2-533");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000140 break;
141 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000142 printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000143 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000144 printk(BIOS_DEBUG, "\n");
Elyes HAOUAS6372a0e2016-10-30 18:39:53 +0100145
146 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
147 printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000148}
149
Stefan Reinauer278534d2008-10-29 04:51:07 +0000150static void i945_setup_bars(void)
151{
Arthur Heymans874a8f92016-05-19 16:06:09 +0200152 u8 reg8, gfxsize;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000153
154 /* As of now, we don't have all the A0 workarounds implemented */
155 if (i945_silicon_revision() == 0)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000156 printk(BIOS_INFO, "Warning: i945 silicon revision A0 might not work correctly.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000157
158 /* Setting up Southbridge. In the northbridge code. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000159 printk(BIOS_DEBUG, "Setting up static southbridge registers...");
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800160 pci_write_config32(PCI_DEV(0, 0x1f, 0), RCBA, (uintptr_t)DEFAULT_RCBA | 1);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000161
162 pci_write_config32(PCI_DEV(0, 0x1f, 0), PMBASE, DEFAULT_PMBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100163 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x44, 0x80); /* ACPI_CNTL: Enable ACPI BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000164
165 pci_write_config32(PCI_DEV(0, 0x1f, 0), GPIOBASE, DEFAULT_GPIOBASE | 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100166 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x4c, 0x10); /* GC: Enable GPIOs */
Arthur Heymans62902ca2016-11-29 14:13:43 +0100167 setup_pch_gpios(&mainboard_gpio_map);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000168 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000169
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000170 printk(BIOS_DEBUG, "Disabling Watchdog reboot...");
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000171 RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000172 outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000173 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000174
Vladimir Serbinenko4aad7432014-11-22 20:36:58 +0100175 /* Enable upper 128bytes of CMOS */
176 RCBA32(0x3400) = (1 << 2);
177
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000178 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000179 /* Set up all hardcoded northbridge BARs */
180 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800181 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
182 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000183 pci_write_config32(PCI_DEV(0, 0x00, 0), X60BAR, DEFAULT_X60BAR | 1);
184
Arthur Heymans874a8f92016-05-19 16:06:09 +0200185 /* vram size from cmos option */
186 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS)
187 gfxsize = 2; /* 2 for 8MB */
188 /* make sure no invalid setting is used */
189 if (gfxsize > 6)
190 gfxsize = 2;
191 pci_write_config16(PCI_DEV(0, 0x00, 0), GGC, ((gfxsize + 1) << 4));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000192
193 /* Set C0000-FFFFF to access RAM on both reads and writes */
194 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
195 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
196 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
197 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
198 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
199 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
200 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
201
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000202 printk(BIOS_DEBUG, " done.\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000203
204 /* Wait for MCH BAR to come up */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000205 printk(BIOS_DEBUG, "Waiting for MCHBAR to come up...");
Elyes HAOUASa3ea1e42014-11-27 13:23:32 +0100206 if ((pci_read_config32(PCI_DEV(0, 0x00, 0), 0xe4) & 0x20000) == 0x00) { /* Bit 49 of CAPID0 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000207 do {
208 reg8 = *(volatile u8 *)0xfed40000;
209 } while (!(reg8 & 0x80));
210 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000211 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000212}
213
214static void i945_setup_egress_port(void)
215{
216 u32 reg32;
217 u32 timeout;
218
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000219 printk(BIOS_DEBUG, "Setting up Egress Port RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000220
221 /* Egress Port Virtual Channel 0 Configuration */
222
223 /* map only TC0 to VC0 */
224 reg32 = EPBAR32(EPVC0RCTL);
225 reg32 &= 0xffffff01;
226 EPBAR32(EPVC0RCTL) = reg32;
227
Stefan Reinauer278534d2008-10-29 04:51:07 +0000228 reg32 = EPBAR32(EPPVCCAP1);
229 reg32 &= ~(7 << 0);
230 reg32 |= 1;
231 EPBAR32(EPPVCCAP1) = reg32;
232
233 /* Egress Port Virtual Channel 1 Configuration */
234 reg32 = EPBAR32(0x2c);
235 reg32 &= 0xffffff00;
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100236 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
237 if ((MCHBAR32(CLKCFG) & 7) == 0)
238 reg32 |= 0x1a; /* 1067MHz */
239 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000240 if ((MCHBAR32(CLKCFG) & 7) == 1)
241 reg32 |= 0x0d; /* 533MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100242 if ((MCHBAR32(CLKCFG) & 7) == 2)
243 reg32 |= 0x14; /* 800MHz */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000244 if ((MCHBAR32(CLKCFG) & 7) == 3)
245 reg32 |= 0x10; /* 667MHz */
246 EPBAR32(0x2c) = reg32;
247
248 EPBAR32(EPVC1MTS) = 0x0a0a0a0a;
249
250 reg32 = EPBAR32(EPVC1RCAP);
251 reg32 &= ~(0x7f << 16);
252 reg32 |= (0x0a << 16);
253 EPBAR32(EPVC1RCAP) = reg32;
254
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100255 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC)) {
Arthur Heymans70a8e342017-03-09 11:30:23 +0100256 if ((MCHBAR32(CLKCFG) & 7) == 0) { /* 1067MHz */
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100257 EPBAR32(EPVC1IST + 0) = 0x01380138;
258 EPBAR32(EPVC1IST + 4) = 0x01380138;
259 }
260 }
261
Stefan Reinauer278534d2008-10-29 04:51:07 +0000262 if ((MCHBAR32(CLKCFG) & 7) == 1) { /* 533MHz */
263 EPBAR32(EPVC1IST + 0) = 0x009c009c;
264 EPBAR32(EPVC1IST + 4) = 0x009c009c;
265 }
266
Elyes HAOUASf7acdf82016-10-31 18:55:04 +0100267 if ((MCHBAR32(CLKCFG) & 7) == 2) { /* 800MHz */
268 EPBAR32(EPVC1IST + 0) = 0x00f000f0;
269 EPBAR32(EPVC1IST + 4) = 0x00f000f0;
270 }
271
Stefan Reinauer278534d2008-10-29 04:51:07 +0000272 if ((MCHBAR32(CLKCFG) & 7) == 3) { /* 667MHz */
273 EPBAR32(EPVC1IST + 0) = 0x00c000c0;
274 EPBAR32(EPVC1IST + 4) = 0x00c000c0;
275 }
276
277 /* Is internal graphics enabled? */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100278 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1))
Stefan Reinauer278534d2008-10-29 04:51:07 +0000279 MCHBAR32(MMARB1) |= (1 << 17);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000280
281 /* Assign Virtual Channel ID 1 to VC1 */
282 reg32 = EPBAR32(EPVC1RCTL);
283 reg32 &= ~(7 << 24);
284 reg32 |= (1 << 24);
285 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000286
Stefan Reinauer278534d2008-10-29 04:51:07 +0000287 reg32 = EPBAR32(EPVC1RCTL);
288 reg32 &= 0xffffff01;
289 reg32 |= (1 << 7);
290 EPBAR32(EPVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000291
Stefan Reinauer278534d2008-10-29 04:51:07 +0000292 EPBAR32(PORTARB + 0x00) = 0x01000001;
293 EPBAR32(PORTARB + 0x04) = 0x00040000;
294 EPBAR32(PORTARB + 0x08) = 0x00001000;
295 EPBAR32(PORTARB + 0x0c) = 0x00000040;
296 EPBAR32(PORTARB + 0x10) = 0x01000001;
297 EPBAR32(PORTARB + 0x14) = 0x00040000;
298 EPBAR32(PORTARB + 0x18) = 0x00001000;
299 EPBAR32(PORTARB + 0x1c) = 0x00000040;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000300
Stefan Reinauer278534d2008-10-29 04:51:07 +0000301 EPBAR32(EPVC1RCTL) |= (1 << 16);
302 EPBAR32(EPVC1RCTL) |= (1 << 16);
303
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000304 printk(BIOS_DEBUG, "Loading port arbitration table ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000305 /* Loop until bit 0 becomes 0 */
306 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100307 while ((EPBAR16(EPVC1RSTS) & 1) && --timeout)
308 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000309 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000310 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000311 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000312 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000313
314 /* Now enable VC1 */
315 EPBAR32(EPVC1RCTL) |= (1 << 31);
316
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000317 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000318 /* Wait for VC1 negotiation pending */
319 timeout = 0x7fff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100320 while ((EPBAR16(EPVC1RSTS) & (1 << 1)) && --timeout)
321 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000322 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000323 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000324 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000325 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000326
327}
328
329static void ich7_setup_dmi_rcrb(void)
330{
331 u16 reg16;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000332 u32 reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000333
Stefan Reinauer278534d2008-10-29 04:51:07 +0000334 reg16 = RCBA16(LCTL);
335 reg16 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000336 reg16 |= 3;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000337 RCBA16(LCTL) = reg16;
338
339 RCBA32(V0CTL) = 0x80000001;
340 RCBA32(V1CAP) = 0x03128010;
341 RCBA32(ESD) = 0x00000810;
342 RCBA32(RP1D) = 0x01000003;
343 RCBA32(RP2D) = 0x02000002;
344 RCBA32(RP3D) = 0x03000002;
345 RCBA32(RP4D) = 0x04000002;
346 RCBA32(HDD) = 0x0f000003;
347 RCBA32(RP5D) = 0x05000002;
348
349 RCBA32(RPFN) = 0x00543210;
350
Stefan Reinauer30140a52009-03-11 16:20:39 +0000351 pci_write_config16(PCI_DEV(0, 0x1c, 0), 0x42, 0x0141);
352 pci_write_config16(PCI_DEV(0, 0x1c, 4), 0x42, 0x0141);
353 pci_write_config16(PCI_DEV(0, 0x1c, 5), 0x42, 0x0141);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000354
Stefan Reinauer30140a52009-03-11 16:20:39 +0000355 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
356 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
357
358 reg32 = RCBA32(V1CTL);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100359 reg32 &= ~((0x7f << 1) | (7 << 17) | (7 << 24));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000360 reg32 |= (0x40 << 1) | (4 << 17) | (1 << 24) | (1 << 31);
361 RCBA32(V1CTL) = reg32;
362
363 RCBA32(ESD) |= (2 << 16);
364
365 RCBA32(ULD) |= (1 << 24) | (1 << 16);
366
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800367 RCBA32(ULBA) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000368
369 RCBA32(RP1D) |= (2 << 16);
370 RCBA32(RP2D) |= (2 << 16);
371 RCBA32(RP3D) |= (2 << 16);
372 RCBA32(RP4D) |= (2 << 16);
373 RCBA32(HDD) |= (2 << 16);
374 RCBA32(RP5D) |= (2 << 16);
375 RCBA32(RP6D) |= (2 << 16);
376
377 RCBA32(LCAP) |= (3 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000378}
379
380static void i945_setup_dmi_rcrb(void)
381{
382 u32 reg32;
383 u32 timeout;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000384 int activate_aspm = 1; /* hardcode ASPM for now */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000385
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000386 printk(BIOS_DEBUG, "Setting up DMI RCRB\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000387
388 /* Virtual Channel 0 Configuration */
389 reg32 = DMIBAR32(DMIVC0RCTL0);
390 reg32 &= 0xffffff01;
391 DMIBAR32(DMIVC0RCTL0) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000392
Stefan Reinauer278534d2008-10-29 04:51:07 +0000393 reg32 = DMIBAR32(DMIPVCCAP1);
394 reg32 &= ~(7 << 0);
395 reg32 |= 1;
396 DMIBAR32(DMIPVCCAP1) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000397
Stefan Reinauer278534d2008-10-29 04:51:07 +0000398 reg32 = DMIBAR32(DMIVC1RCTL);
399 reg32 &= ~(7 << 24);
400 reg32 |= (1 << 24); /* NOTE: This ID must match ICH7 side */
401 DMIBAR32(DMIVC1RCTL) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000402
Stefan Reinauer278534d2008-10-29 04:51:07 +0000403 reg32 = DMIBAR32(DMIVC1RCTL);
404 reg32 &= 0xffffff01;
405 reg32 |= (1 << 7);
406 DMIBAR32(DMIVC1RCTL) = reg32;
407
408 /* Now enable VC1 */
409 DMIBAR32(DMIVC1RCTL) |= (1 << 31);
410
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000411 printk(BIOS_DEBUG, "Wait for VC1 negotiation ...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000412 /* Wait for VC1 negotiation pending */
413 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100414 while ((DMIBAR16(DMIVC1RSTS) & (1 << 1)) && --timeout)
415 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000416 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000417 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000418 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000419 printk(BIOS_DEBUG, "done..\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000420#if 1
421 /* Enable Active State Power Management (ASPM) L0 state */
422
423 reg32 = DMIBAR32(DMILCAP);
424 reg32 &= ~(7 << 12);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000425 reg32 |= (2 << 12);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000426
427 reg32 &= ~(7 << 15);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000428
Stefan Reinauer30140a52009-03-11 16:20:39 +0000429 reg32 |= (2 << 15);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000430 DMIBAR32(DMILCAP) = reg32;
431
432 reg32 = DMIBAR32(DMICC);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000433 reg32 &= 0x00ffffff;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000434 reg32 &= ~(3 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000435 reg32 |= (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000436 reg32 &= ~(3 << 20);
437 reg32 |= (1 << 20);
438
Stefan Reinauer278534d2008-10-29 04:51:07 +0000439 DMIBAR32(DMICC) = reg32;
440
Arthur Heymans70a8e342017-03-09 11:30:23 +0100441 if (activate_aspm)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000442 DMIBAR32(DMILCTL) |= (3 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000443#endif
444
445 /* Last but not least, some additional steps */
446 reg32 = MCHBAR32(FSBSNPCTL);
447 reg32 &= ~(0xff << 2);
448 reg32 |= (0xaa << 2);
449 MCHBAR32(FSBSNPCTL) = reg32;
450
451 DMIBAR32(0x2c) = 0x86000040;
452
453 reg32 = DMIBAR32(0x204);
454 reg32 &= ~0x3ff;
455#if 1
456 reg32 |= 0x13f; /* for x4 DMI only */
457#else
458 reg32 |= 0x1e4; /* for x2 DMI only */
459#endif
460 DMIBAR32(0x204) = reg32;
461
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300462 if (pci_read_config8(PCI_DEV(0, 0x0, 0), DEVEN) & (DEVEN_D2F0 | DEVEN_D2F1)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000463 printk(BIOS_DEBUG, "Internal graphics: enabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000464 DMIBAR32(0x200) |= (1 << 21);
465 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000466 printk(BIOS_DEBUG, "Internal graphics: disabled\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000467 DMIBAR32(0x200) &= ~(1 << 21);
468 }
469
470 reg32 = DMIBAR32(0x204);
471 reg32 &= ~((1 << 11) | (1 << 10));
472 DMIBAR32(0x204) = reg32;
473
474 reg32 = DMIBAR32(0x204);
475 reg32 &= ~(0xff << 12);
476 reg32 |= (0x0d << 12);
477 DMIBAR32(0x204) = reg32;
478
479 DMIBAR32(DMICTL1) |= (3 << 24);
480
481 reg32 = DMIBAR32(0x200);
482 reg32 &= ~(0x3 << 26);
483 reg32 |= (0x02 << 26);
484 DMIBAR32(0x200) = reg32;
485
486 DMIBAR32(DMIDRCCFG) &= ~(1 << 31);
487 DMIBAR32(DMICTL2) |= (1 << 31);
488
489 if (i945_silicon_revision() >= 3) {
490 reg32 = DMIBAR32(0xec0);
491 reg32 &= 0x0fffffff;
492 reg32 |= (2 << 28);
493 DMIBAR32(0xec0) = reg32;
494
495 reg32 = DMIBAR32(0xed4);
496 reg32 &= 0x0fffffff;
497 reg32 |= (2 << 28);
498 DMIBAR32(0xed4) = reg32;
499
500 reg32 = DMIBAR32(0xee8);
501 reg32 &= 0x0fffffff;
502 reg32 |= (2 << 28);
503 DMIBAR32(0xee8) = reg32;
504
505 reg32 = DMIBAR32(0xefc);
506 reg32 &= 0x0fffffff;
507 reg32 |= (2 << 28);
508 DMIBAR32(0xefc) = reg32;
509 }
510
511 /* wait for bit toggle to 0 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000512 printk(BIOS_DEBUG, "Waiting for DMI hardware...");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000513 timeout = 0x7fffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100514 while ((DMIBAR8(0x32) & (1 << 1)) && --timeout)
515 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000516 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000517 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000518 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000519 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000520
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000521 /* Clear Error Status Bits! */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000522 DMIBAR32(0x1c4) = 0xffffffff;
523 DMIBAR32(0x1d0) = 0xffffffff;
524 DMIBAR32(0x228) = 0xffffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000525
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000526 /* Program Read-Only Write-Once Registers */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000527 DMIBAR32(0x308) = DMIBAR32(0x308);
528 DMIBAR32(0x314) = DMIBAR32(0x314);
529 DMIBAR32(0x324) = DMIBAR32(0x324);
530 DMIBAR32(0x328) = DMIBAR32(0x328);
531 DMIBAR32(0x338) = DMIBAR32(0x334);
532 DMIBAR32(0x338) = DMIBAR32(0x338);
533
Patrick Georgia341a772014-09-29 19:51:21 +0200534 if (i945_silicon_revision() == 1 && (MCHBAR8(DFT_STRAP1) & (1 << 5))) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000535 if ((MCHBAR32(0x214) & 0xf) != 0x3) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000536 printk(BIOS_INFO, "DMI link requires A1 stepping workaround. Rebooting.\n");
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000537 reg32 = DMIBAR32(0x224);
538 reg32 &= ~(7 << 0);
539 reg32 |= (3 << 0);
540 DMIBAR32(0x224) = reg32;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000541 outb(0x06, 0xcf9);
Patrick Georgi546953c2014-11-29 10:38:17 +0100542 halt(); /* wait for reset */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000543 }
544 }
545}
546
547static void i945_setup_pci_express_x16(void)
548{
549 u32 timeout;
550 u32 reg32;
551 u16 reg16;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000552
Stefan Reinauer30140a52009-03-11 16:20:39 +0000553 u8 reg8;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000554
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000555 printk(BIOS_DEBUG, "Enabling PCI Express x16 Link\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000556
557 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
558 reg16 |= DEVEN_D1F0;
559 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
560
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300561 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x208);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000562 reg32 &= ~(1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300563 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x208, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000564
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000565 /* We have no success with querying the usual PCIe registers
566 * for link setup success on the i945. Hence we assign a temporary
567 * PCI bus 0x0a and check whether we find a device on 0:a.0
568 */
569
570 /* First we reset the secondary bus */
571 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0x3e);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000572 reg16 |= (1 << 6); /* SRESET */
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000573 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16);
574 /* Read back and clear reset bit. */
575 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0x3e);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000576 reg16 &= ~(1 << 6); /* SRESET */
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000577 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16);
578
579 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xba);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000580 printk(BIOS_DEBUG, "SLOTSTS: %04x\n", reg16);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100581 if (!(reg16 & 0x48))
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000582 goto disable_pciexpress_x16_link;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000583 reg16 |= (1 << 4) | (1 << 0);
584 pci_write_config16(PCI_DEV(0, 0x01, 0), 0xba, reg16);
585
586 pci_write_config8(PCI_DEV(0, 0x01, 0), 0x19, 0x00);
587 pci_write_config8(PCI_DEV(0, 0x01, 0), 0x1a, 0x00);
588 pci_write_config8(PCI_DEV(0, 0x01, 0), 0x19, 0x0a);
589 pci_write_config8(PCI_DEV(0, 0x01, 0), 0x1a, 0x0a);
590
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300591 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000592 reg32 &= ~(1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300593 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000594
Arthur Heymans70a8e342017-03-09 11:30:23 +0100595 MCHBAR16(UPMC1) &= ~((1 << 5) | (1 << 0));
Stefan Reinauer30140a52009-03-11 16:20:39 +0000596
Martin Roth128c1042016-11-18 09:29:03 -0700597 /* Initialize PEG_CAP */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300598 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xa2);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000599 reg16 |= (1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300600 pci_write_config16(PCI_DEV(0, 0x01, 0), 0xa2, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000601
602 /* Setup SLOTCAP */
603 /* TODO: These values are mainboard dependent and should
Uwe Hermann607614d2010-11-18 20:12:13 +0000604 * be set from devicetree.cb.
Stefan Reinauer30140a52009-03-11 16:20:39 +0000605 */
606 /* NOTE: SLOTCAP becomes RO after the first write! */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300607 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xb4);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000608 reg32 &= 0x0007ffff;
609
610 reg32 &= 0xfffe007f;
611
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300612 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xb4, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000613
614 /* Wait for training to succeed */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000615 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000616 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100617 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
618 && --timeout)
619 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000620
621 reg32 = pci_read_config32(PCI_DEV(0x0a, 0x0, 0), 0);
622 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000623 printk(BIOS_DEBUG, " Detected PCIe device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000624 reg32 & 0xffff, reg32 >> 16);
625 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000626 printk(BIOS_DEBUG, " timeout!\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000627
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000628 printk(BIOS_DEBUG, "Restrain PCIe port to x1\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000629
Patrick Georgid3060ed2014-08-10 15:19:45 +0200630 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000631 reg32 &= ~(0xf << 1);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100632 reg32 |= 1;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200633 pci_write_config32(PCI_DEV(0, 0x01, 0), PEGSTS, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000634
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300635 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0x3e);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000636
637 reg16 |= (1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300638 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000639 reg16 &= ~(1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300640 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000641
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000642 printk(BIOS_DEBUG, "PCIe link training ...");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000643 timeout = 0x7ffff;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100644 while ((((pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS) >> 16) & 3) != 3)
645 && --timeout)
646 ;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000647
648 reg32 = pci_read_config32(PCI_DEV(0xa, 0x00, 0), 0);
649 if (reg32 != 0x00000000 && reg32 != 0xffffffff) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000650 printk(BIOS_DEBUG, " Detected PCIe x1 device %04x:%04x\n",
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000651 reg32 & 0xffff, reg32 >> 16);
652 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000653 printk(BIOS_DEBUG, " timeout!\n");
654 printk(BIOS_DEBUG, "Disabling PCIe x16 port completely.\n");
Stefan Reinauer30140a52009-03-11 16:20:39 +0000655 goto disable_pciexpress_x16_link;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000656 }
Stefan Reinauer30140a52009-03-11 16:20:39 +0000657 }
658
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300659 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xb2);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000660 reg16 >>= 4;
661 reg16 &= 0x3f;
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000662 /* reg16 == 1 -> x1; reg16 == 16 -> x16 */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000663 printk(BIOS_DEBUG, "PCIe x%d link training succeeded.\n", reg16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000664
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300665 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x204);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000666 reg32 &= 0xfffffc00; /* clear [9:0] */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100667 if (reg16 == 1)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000668 reg32 |= 0x32b;
669 // TODO
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300670 /* pci_write_config32(PCI_DEV(0, 0x01, 0), 0x204, reg32); */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100671 else if (reg16 == 16)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000672 reg32 |= 0x0f4;
673 // TODO
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300674 /* pci_write_config32(PCI_DEV(0, 0x01, 0), 0x204, reg32); */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000675
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000676 reg32 = (pci_read_config32(PCI_DEV(0xa, 0, 0), 0x8) >> 8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000677 printk(BIOS_DEBUG, "PCIe device class: %06x\n", reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000678 if (reg32 == 0x030000) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000679 printk(BIOS_DEBUG, "PCIe device is VGA. Disabling IGD.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000680 reg16 = (1 << 1);
681 pci_write_config16(PCI_DEV(0, 0x0, 0), 0x52, reg16);
682
Kyösti Mälkki3c3e34d2014-05-31 11:32:54 +0300683 reg32 = pci_read_config32(PCI_DEV(0, 0x0, 0), DEVEN);
684 reg32 &= ~(DEVEN_D2F0 | DEVEN_D2F1);
685 pci_write_config32(PCI_DEV(0, 0x0, 0), DEVEN, reg32);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000686
687 /* Set VGA enable bit in PCIe bridge */
688 reg16 = pci_read_config16(PCI_DEV(0, 0x1, 0), 0x3e);
689 reg16 |= (1 << 3);
690 pci_write_config16(PCI_DEV(0, 0x1, 0), 0x3e, reg16);
691 }
692
Stefan Reinauer30140a52009-03-11 16:20:39 +0000693 /* Enable GPEs */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300694 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xec);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000695 reg32 |= (1 << 2) | (1 << 1) | (1 << 0); /* PMEGPE, HPGPE, GENGPE */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300696 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x114, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000697
698 /* Virtual Channel Configuration: Only VC0 on PCIe x16 */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300699 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x114);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000700 reg32 &= 0xffffff01;
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300701 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x114, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000702
703 /* Extended VC count */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300704 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x104);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000705 reg32 &= ~(7 << 0);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300706 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x104, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000707
708 /* Active State Power Management ASPM */
709
710 /* TODO */
711
712 /* Clear error bits */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300713 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x06, 0xffff);
714 pci_write_config16(PCI_DEV(0, 0x01, 0), 0x1e, 0xffff);
715 pci_write_config16(PCI_DEV(0, 0x01, 0), 0xaa, 0xffff);
716 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x1c4, 0xffffffff);
717 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x1d0, 0xffffffff);
718 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x1f0, 0xffffffff);
719 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x228, 0xffffffff);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000720
721 /* Program R/WO registers */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300722 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x308);
723 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x308, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000724
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300725 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x314);
726 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x314, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000727
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300728 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x324);
729 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x324, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000730
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300731 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x328);
732 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x328, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000733
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300734 reg8 = pci_read_config8(PCI_DEV(0, 0x01, 0), 0xb4);
735 pci_write_config8(PCI_DEV(0, 0x01, 0), 0xb4, reg8);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000736
737 /* Additional PCIe graphics setup */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300738 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000739 reg32 |= (3 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300740 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000741
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300742 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000743 reg32 |= (3 << 24);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300744 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000745
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300746 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xf0);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000747 reg32 |= (1 << 5);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300748 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32);
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000749
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300750 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x200);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000751 reg32 &= ~(3 << 26);
752 reg32 |= (2 << 26);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300753 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x200, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000754
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300755 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100756 if (i945_silicon_revision() >= 2)
Stefan Reinauer30140a52009-03-11 16:20:39 +0000757 reg32 |= (1 << 12);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100758 else
Stefan Reinauer30140a52009-03-11 16:20:39 +0000759 reg32 &= ~(1 << 12);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300760 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000761
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300762 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xeb4);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000763 reg32 &= ~(1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300764 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xeb4, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000765
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300766 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xfc);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000767 reg32 |= (1 << 31);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300768 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xfc, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000769
770 if (i945_silicon_revision() >= 3) {
771 static const u32 reglist[] = {
772 0xec0, 0xed4, 0xee8, 0xefc, 0xf10, 0xf24,
773 0xf38, 0xf4c, 0xf60, 0xf74, 0xf88, 0xf9c,
774 0xfb0, 0xfc4, 0xfd8, 0xfec
775 };
776
777 int i;
Elyes HAOUAS0a15fe92016-09-17 19:12:27 +0200778 for (i = 0; i < ARRAY_SIZE(reglist); i++) {
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300779 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), reglist[i]);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000780 reg32 &= 0x0fffffff;
781 reg32 |= (2 << 28);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300782 pci_write_config32(PCI_DEV(0, 0x01, 0), reglist[i], reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000783 }
784 }
785
Arthur Heymans70a8e342017-03-09 11:30:23 +0100786 if (i945_silicon_revision() <= 2) {
Stefan Reinauer30140a52009-03-11 16:20:39 +0000787 /* Set voltage specific parameters */
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300788 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0xe80);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000789 reg32 &= (0xf << 4); /* Default case 1.05V */
Patrick Georgi3cb86de2014-09-29 20:42:33 +0200790 if ((MCHBAR32(DFT_STRAP1) & (1 << 20)) == 0) { /* 1.50V */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000791 reg32 |= (7 << 4);
792 }
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300793 pci_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000794 }
795
796 return;
797
798disable_pciexpress_x16_link:
Stefan Reinauer278534d2008-10-29 04:51:07 +0000799 /* For now we just disable the x16 link */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000800 printk(BIOS_DEBUG, "Disabling PCI Express x16 Link\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000801
802 MCHBAR16(UPMC1) |= (1 << 5) | (1 << 0);
803
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300804 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000805 reg16 |= (1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300806 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000807
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300808 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x224);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000809 reg32 |= (1 << 8);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300810 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000811
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300812 reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1);
Stefan Reinauer779b3e32008-11-10 15:43:37 +0000813 reg16 &= ~(1 << 6);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300814 pci_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000815
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000816 printk(BIOS_DEBUG, "Wait for link to enter detect state... ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000817 timeout = 0x7fffff;
Patrick Georgid3060ed2014-08-10 15:19:45 +0200818 for (reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), PEGSTS);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100819 (reg32 & 0x000f0000) && --timeout;)
820 ;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000821 if (!timeout)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000822 printk(BIOS_DEBUG, "timeout!\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000823 else
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000824 printk(BIOS_DEBUG, "ok\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000825
826 /* Finally: Disable the PCI config header */
827 reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN);
828 reg16 &= ~DEVEN_D1F0;
829 pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16);
830}
831
832static void i945_setup_root_complex_topology(void)
833{
834 u32 reg32;
835
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000836 printk(BIOS_DEBUG, "Setting up Root Complex Topology\n");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000837 /* Egress Port Root Topology */
Stefan Reinauer30140a52009-03-11 16:20:39 +0000838
Stefan Reinauer278534d2008-10-29 04:51:07 +0000839 reg32 = EPBAR32(EPESD);
840 reg32 &= 0xff00ffff;
841 reg32 |= (1 << 16);
842 EPBAR32(EPESD) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000843
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000844 EPBAR32(EPLE1D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000845
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800846 EPBAR32(EPLE1A) = (uintptr_t)DEFAULT_DMIBAR;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000847
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000848 EPBAR32(EPLE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000849
850 /* DMI Port Root Topology */
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000851
Stefan Reinauer278534d2008-10-29 04:51:07 +0000852 reg32 = DMIBAR32(DMILE1D);
853 reg32 &= 0x00ffffff;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000854
Stefan Reinauer278534d2008-10-29 04:51:07 +0000855 reg32 &= 0xff00ffff;
856 reg32 |= (2 << 16);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000857
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000858 reg32 |= (1 << 0);
859 DMIBAR32(DMILE1D) = reg32;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000860
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800861 DMIBAR32(DMILE1A) = (uintptr_t)DEFAULT_RCBA;
Stefan Reinauer30140a52009-03-11 16:20:39 +0000862
Stefan Reinauer24b4df52010-01-17 13:47:35 +0000863 DMIBAR32(DMILE2D) |= (1 << 16) | (1 << 0);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000864
865 DMIBAR32(DMILE2A) = DEFAULT_EPBAR;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000866
867 /* PCI Express x16 Port Root Topology */
868 if (pci_read_config8(PCI_DEV(0, 0x00, 0), DEVEN) & DEVEN_D1F0) {
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300869 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x158, DEFAULT_EPBAR);
870 reg32 = pci_read_config32(PCI_DEV(0, 0x01, 0), 0x150);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000871 reg32 |= (1 << 0);
Kyösti Mälkki8aa7e832013-07-26 08:52:10 +0300872 pci_write_config32(PCI_DEV(0, 0x01, 0), 0x150, reg32);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000873 }
874}
875
876static void ich7_setup_root_complex_topology(void)
877{
878 RCBA32(0x104) = 0x00000802;
879 RCBA32(0x110) = 0x00000001;
880 RCBA32(0x114) = 0x00000000;
881 RCBA32(0x118) = 0x00000000;
882}
883
884static void ich7_setup_pci_express(void)
885{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000886 RCBA32(CG) |= (1 << 0);
887
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000888 /* Initialize slot power limit for root ports */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000889 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0x54, 0x00000060);
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000890#if 0
891 pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0);
892 pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0);
893#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000894
895 pci_write_config32(PCI_DEV(0, 0x1c, 0), 0xd8, 0x00110000);
896}
897
Patrick Georgid0835952010-10-05 09:07:10 +0000898void i945_early_initialization(void)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000899{
900 /* Print some chipset specific information */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000901 switch (pci_read_config32(PCI_DEV(0, 0x00, 0), 0)) {
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000902 case 0x27708086: /* 82945G/GZ/GC/P/PL */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000903 i945_detect_chipset();
904 break;
Stefan Reinauerbf264e92010-05-14 19:09:20 +0000905 case 0x27a08086: /* 945GME/GSE */
906 case 0x27ac8086: /* 945GM/PM/GMS/GU/GT, 943/940GML */
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000907 i945m_detect_chipset();
908 break;
909 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000910
911 /* Setup all BARs required for early PCIe and raminit */
912 i945_setup_bars();
913
914 /* Change port80 to LPC */
915 RCBA32(GCS) &= (~0x04);
Stefan Reinauer30140a52009-03-11 16:20:39 +0000916
917 /* Just do it that way */
918 RCBA32(0x2010) |= (1 << 10);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000919}
920
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200921static void i945_prepare_resume(int s3resume)
922{
923 int cbmem_was_initted;
924
925 cbmem_was_initted = !cbmem_recovery(s3resume);
926
Kyösti Mälkki81830252016-06-25 11:40:00 +0300927 romstage_handoff_init(cbmem_was_initted && s3resume);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200928}
929
930void i945_late_initialization(int s3resume)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000931{
932 i945_setup_egress_port();
933
934 ich7_setup_root_complex_topology();
935
936 ich7_setup_pci_express();
937
938 ich7_setup_dmi_rcrb();
939
940 i945_setup_dmi_rcrb();
941
Arthur Heymans2f6b52e2017-03-02 23:51:09 +0100942 if (IS_ENABLED(CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM))
943 i945_setup_pci_express_x16();
Stefan Reinauer278534d2008-10-29 04:51:07 +0000944
945 i945_setup_root_complex_topology();
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200946
Martin Roth33232602017-06-24 14:48:50 -0600947#if !IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200948#if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8
Martin Roth33232602017-06-24 14:48:50 -0600949#if IS_ENABLED(CONFIG_DEBUG_RAM_SETUP)
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200950 sdram_dump_mchbar_registers();
951
952 {
953 /* This will not work if TSEG is in place! */
Paul Menzel9d3e1312014-06-05 08:50:17 +0200954 u32 tom = pci_read_config32(PCI_DEV(0, 2, 0), BSM);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200955
956 printk(BIOS_DEBUG, "TOM: 0x%08x\n", tom);
957 ram_check(0x00000000, 0x000a0000);
958 ram_check(0x00100000, tom);
959 }
960#endif
961#endif
962#endif
963
964 MCHBAR16(SSKPD) = 0xCAFE;
965
966 i945_prepare_resume(s3resume);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000967}