blob: ce5d82f3ed604d589fa9eec585e70b801b33af19 [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00004 *
Stefan Reinauera8e11682009-03-11 14:54:18 +00005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; version 2 of
8 * the License.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00009 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000014 */
15
16#include <console/console.h>
17#include <device/device.h>
18#include <device/pci.h>
19#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020020#include <option.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000021#include <pc80/mc146818rtc.h>
22#include <pc80/isa-dma.h>
Stefan Reinauer54309d62009-01-20 22:53:10 +000023#include <pc80/i8259.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000024#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020025#include <device/pci_ops.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000026#include <arch/ioapic.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070027#include <arch/acpi.h>
Sven Schnellef4dc1a72011-06-05 11:33:41 +020028#include <cpu/x86/smm.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020029#include <arch/acpigen.h>
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +020030#include <arch/smp/mpspec.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020031#include <cbmem.h>
32#include <string.h>
Arthur Heymansa8a9f342017-12-24 08:11:13 +010033#include <southbridge/intel/common/acpi_pirq_gen.h>
Elyes HAOUAS71187012019-02-10 14:58:13 +010034#include <southbridge/intel/common/pmbase.h>
Arthur Heymansb429c5b2019-05-28 13:24:15 +020035#include <southbridge/intel/common/spi.h>
Elyes HAOUAS71187012019-02-10 14:58:13 +010036
Arthur Heymans742df5a2019-06-03 16:24:41 +020037#include "chip.h"
Elyes HAOUAS71187012019-02-10 14:58:13 +010038#include "i82801gx.h"
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020039#include "nvs.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000040
Stefan Reinauer573f7d42009-07-21 21:50:34 +000041#define NMI_OFF 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000042
Stefan Reinauer54309d62009-01-20 22:53:10 +000043typedef struct southbridge_intel_i82801gx_config config_t;
44
Paul Menzelddddf152013-04-23 14:40:23 +020045/**
Martin Roth2ed0aa22016-01-05 20:58:58 -070046 * Set miscellaneous static southbridge features.
Paul Menzelddddf152013-04-23 14:40:23 +020047 *
48 * @param dev PCI device with I/O APIC control registers
49 */
50static void i82801gx_enable_ioapic(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000051{
Paul Menzelddddf152013-04-23 14:40:23 +020052 /* Enable ACPI I/O range decode */
Kyösti Mälkki1cca3402013-02-26 19:21:39 +020053 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000054
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000056
Paul Menzelddddf152013-04-23 14:40:23 +020057 /*
58 * Select Boot Configuration register (0x03) and
59 * use Processor System Bus (0x01) to deliver interrupts.
60 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080061 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000062}
63
64static void i82801gx_enable_serial_irqs(struct device *dev)
65{
66 /* Set packet length and toggle silent mode bit for one frame. */
67 pci_write_config8(dev, SERIRQ_CNTL,
68 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
69}
70
Stefan Reinauer573f7d42009-07-21 21:50:34 +000071/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
72 * 0x00 - 0000 = Reserved
73 * 0x01 - 0001 = Reserved
74 * 0x02 - 0010 = Reserved
75 * 0x03 - 0011 = IRQ3
76 * 0x04 - 0100 = IRQ4
77 * 0x05 - 0101 = IRQ5
78 * 0x06 - 0110 = IRQ6
79 * 0x07 - 0111 = IRQ7
80 * 0x08 - 1000 = Reserved
81 * 0x09 - 1001 = IRQ9
82 * 0x0A - 1010 = IRQ10
83 * 0x0B - 1011 = IRQ11
84 * 0x0C - 1100 = IRQ12
85 * 0x0D - 1101 = Reserved
86 * 0x0E - 1110 = IRQ14
87 * 0x0F - 1111 = IRQ15
88 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
89 * 0x80 - The PIRQ is not routed.
90 */
91
Elyes HAOUAS99667032018-05-13 12:47:28 +020092static void i82801gx_pirq_init(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000093{
Elyes HAOUAS99667032018-05-13 12:47:28 +020094 struct device *irq_dev;
Stefan Reinauer54309d62009-01-20 22:53:10 +000095 /* Get the chip configuration */
96 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000097
Stefan Reinauer54309d62009-01-20 22:53:10 +000098 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
99 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
100 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
101 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
102
103 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
104 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
105 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
106 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
107
108 /* Eric Biederman once said we should let the OS do this.
109 * I am not so sure anymore he was right.
110 */
111
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200112 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100113 u8 int_pin = 0, int_line = 0;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000114
115 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
116 continue;
117
118 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
119
120 switch (int_pin) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100121 case 1:
122 /* INTA# */ int_line = config->pirqa_routing; break;
123 case 2:
124 /* INTB# */ int_line = config->pirqb_routing; break;
125 case 3:
126 /* INTC# */ int_line = config->pirqc_routing; break;
127 case 4:
128 /* INTD# */ int_line = config->pirqd_routing; break;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000129 }
130
131 if (!int_line)
132 continue;
133
134 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
135 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000136}
137
Elyes HAOUAS99667032018-05-13 12:47:28 +0200138static void i82801gx_gpi_routing(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000139{
140 /* Get the chip configuration */
141 config_t *config = dev->chip_info;
142 u32 reg32 = 0;
143
144 /* An array would be much nicer here, or some
145 * other method of doing this.
146 */
147 reg32 |= (config->gpi0_routing & 0x03) << 0;
148 reg32 |= (config->gpi1_routing & 0x03) << 2;
149 reg32 |= (config->gpi2_routing & 0x03) << 4;
150 reg32 |= (config->gpi3_routing & 0x03) << 6;
151 reg32 |= (config->gpi4_routing & 0x03) << 8;
152 reg32 |= (config->gpi5_routing & 0x03) << 10;
153 reg32 |= (config->gpi6_routing & 0x03) << 12;
154 reg32 |= (config->gpi7_routing & 0x03) << 14;
155 reg32 |= (config->gpi8_routing & 0x03) << 16;
156 reg32 |= (config->gpi9_routing & 0x03) << 18;
157 reg32 |= (config->gpi10_routing & 0x03) << 20;
158 reg32 |= (config->gpi11_routing & 0x03) << 22;
159 reg32 |= (config->gpi12_routing & 0x03) << 24;
160 reg32 |= (config->gpi13_routing & 0x03) << 26;
161 reg32 |= (config->gpi14_routing & 0x03) << 28;
162 reg32 |= (config->gpi15_routing & 0x03) << 30;
163
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200164 pci_write_config32(dev, GPIO_ROUT, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000165}
166
Elyes HAOUAS99667032018-05-13 12:47:28 +0200167static void i82801gx_power_options(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000168{
169 u8 reg8;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100170 u16 reg16;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000171 u32 reg32;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000172 const char *state;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000173 /* Get the chip configuration */
174 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000175
Nico Huber9faae2b2018-11-14 00:00:35 +0100176 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000177 int nmi_option;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000178
179 /* Which state do we want to goto after g3 (power restored)?
180 * 0 == S0 Full On
181 * 1 == S5 Soft Off
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000182 *
183 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000184 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530185 pwr_on = MAINBOARD_POWER_ON;
186 get_option(&pwr_on, "power_on_after_fail");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000187
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000188 reg8 = pci_read_config8(dev, GEN_PMCON_3);
189 reg8 &= 0xfe;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000190 switch (pwr_on) {
191 case MAINBOARD_POWER_OFF:
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000192 reg8 |= 1;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000193 state = "off";
194 break;
195 case MAINBOARD_POWER_ON:
196 reg8 &= ~1;
197 state = "on";
198 break;
199 case MAINBOARD_POWER_KEEP:
200 reg8 &= ~1;
201 state = "state keep";
202 break;
203 default:
204 state = "undefined";
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000205 }
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000206
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000207 reg8 |= (3 << 4); /* avoid #S4 assertions */
Martin Roth2ed0aa22016-01-05 20:58:58 -0700208 reg8 &= ~(1 << 3); /* minimum assertion is 1 to 2 RTCCLK */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000209
210 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000211 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000212
213 /* Set up NMI on errors. */
214 reg8 = inb(0x61);
215 reg8 &= 0x0f; /* Higher Nibble must be 0 */
216 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
217 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
218 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
219 outb(reg8, 0x61);
220
221 reg8 = inb(0x70);
222 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000223 get_option(&nmi_option, "nmi");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000224 if (nmi_option) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_INFO, "NMI sources enabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000226 reg8 &= ~(1 << 7); /* Set NMI. */
227 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000228 printk(BIOS_INFO, "NMI sources disabled.\n");
Arthur Heymans3f111b02017-03-09 12:02:52 +0100229 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000230 }
231 outb(reg8, 0x70);
232
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000233 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000234 reg16 = pci_read_config16(dev, GEN_PMCON_1);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000235 reg16 &= ~(3 << 0); // SMI# rate 1 minute
236 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
237 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
238 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
Sven Schnelle906f9ae2011-10-23 16:35:01 +0200239
240 if (config->c4onc3_enable)
241 reg16 |= (1 << 7);
242
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000243 // another laptop wants this?
244 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
245 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000246#if DEBUG_PERIODIC_SMIS
247 /* Set DEBUG_PERIODIC_SMIS in i82801gx.h to debug using
248 * periodic SMIs.
249 */
250 reg16 |= (3 << 0); // Periodic SMI every 8s
251#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000252 pci_write_config16(dev, GEN_PMCON_1, reg16);
253
Stefan Reinauera8e11682009-03-11 14:54:18 +0000254 // Set the board's GPI routing.
255 i82801gx_gpi_routing(dev);
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000256
Elyes HAOUAS71187012019-02-10 14:58:13 +0100257 write_pmbase32(GPE0_EN, config->gpe0_en);
258 write_pmbase16(ALT_GP_SMI_EN, config->alt_gp_smi_en);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000259
260 /* Set up power management block and determine sleep mode */
Elyes HAOUAS71187012019-02-10 14:58:13 +0100261 reg32 = read_pmbase32(PM1_CNT);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000262
263 reg32 &= ~(7 << 10); // SLP_TYP
264 reg32 |= (1 << 1); // enable C3->C0 transition on bus master
265 reg32 |= (1 << 0); // SCI_EN
Elyes HAOUAS71187012019-02-10 14:58:13 +0100266 write_pmbase32(PM1_CNT, reg32);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000267}
268
Elyes HAOUAS99667032018-05-13 12:47:28 +0200269static void i82801gx_configure_cstates(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000270{
271 u8 reg8;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000272
Stefan Reinauera8e11682009-03-11 14:54:18 +0000273 reg8 = pci_read_config8(dev, 0xa9); // Cx state configuration
274 reg8 |= (1 << 4) | (1 << 3) | (1 << 2); // Enable Popup & Popdown
275 pci_write_config8(dev, 0xa9, reg8);
276
277 // Set Deeper Sleep configuration to recommended values
278 reg8 = pci_read_config8(dev, 0xaa);
279 reg8 &= 0xf0;
280 reg8 |= (2 << 2); // Deeper Sleep to Stop CPU: 34-40us
281 reg8 |= (2 << 0); // Deeper Sleep to Sleep: 15us
282 pci_write_config8(dev, 0xaa, reg8);
283}
284
285static void i82801gx_rtc_init(struct device *dev)
286{
287 u8 reg8;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000288 int rtc_failed;
289
290 reg8 = pci_read_config8(dev, GEN_PMCON_3);
291 rtc_failed = reg8 & RTC_BATTERY_DEAD;
292 if (rtc_failed) {
293 reg8 &= ~RTC_BATTERY_DEAD;
294 pci_write_config8(dev, GEN_PMCON_3, reg8);
295 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000296 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000297
Gabe Blackb3f08c62014-04-30 17:12:25 -0700298 cmos_init(rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000299}
300
Stefan Reinauera8e11682009-03-11 14:54:18 +0000301static void enable_hpet(void)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000302{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000303 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000304
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000305 /* Move HPET to default address 0xfed00000 and enable it */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000306 reg32 = RCBA32(HPTC);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000307 reg32 |= (1 << 7); // HPET Address Enable
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000308 reg32 &= ~(3 << 0);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000309 RCBA32(HPTC) = reg32;
Arthur Heymansc73c9232019-10-02 14:57:50 +0200310 /* On NM10 this only works if read back */
311 RCBA32(HPTC);
312
313 write32((u32 *)0xfed00010, read32((u32 *)0xfed00010) | 1);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000314}
315
Stefan Reinauera8e11682009-03-11 14:54:18 +0000316static void enable_clock_gating(void)
317{
318 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000319
Stefan Reinauera8e11682009-03-11 14:54:18 +0000320 /* Enable Clock Gating for most devices */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000321 reg32 = RCBA32(CG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000322 reg32 |= (1 << 31); // LPC clock gating
323 reg32 |= (1 << 30); // PATA clock gating
324 // SATA clock gating
325 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
326 reg32 |= (1 << 23); // AC97 clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000327 reg32 |= (1 << 19); // USB EHCI clock gating
Stefan Reinauera8e11682009-03-11 14:54:18 +0000328 reg32 |= (1 << 3) | (1 << 1); // DMI clock gating
329 reg32 |= (1 << 2); // PCIe clock gating;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000330 reg32 &= ~(1 << 20); // No static clock gating for USB
Arthur Heymans3f111b02017-03-09 12:02:52 +0100331 reg32 &= ~((1 << 29) | (1 << 28)); // Disable UHCI clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000332 RCBA32(CG) = reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000333}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000334
Kyösti Mälkki83d6a8a2019-07-12 08:16:53 +0300335static void i82801gx_set_acpi_mode(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000336{
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300337 if (CONFIG(HAVE_SMI_HANDLER)) {
338 if (!acpi_is_wakeup_s3()) {
339 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
340 outb(APM_CNT_ACPI_DISABLE, APM_CNT); // Disable ACPI mode
341 printk(BIOS_DEBUG, "done.\n");
342 } else {
343 printk(BIOS_DEBUG, "S3 wakeup, enabling ACPI via APMC\n");
344 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
345 }
Sven Schnellee2618072011-06-05 11:39:12 +0200346 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000347}
348
Stefan Reinauera8e11682009-03-11 14:54:18 +0000349#define SPIBASE 0x3020
350static void i82801gx_spi_init(void)
351{
352 u16 spicontrol;
353
354 spicontrol = RCBA16(SPIBASE + 2);
355 spicontrol &= ~(1 << 0); // SPI Access Request
356 RCBA16(SPIBASE + 2) = spicontrol;
357}
358
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000359static void i82801gx_fixups(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000360{
361 /* This needs to happen after PCI enumeration */
362 RCBA32(0x1d40) |= 1;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000363
364 /* USB Transient Disconnect Detect:
365 * Prevent a SE0 condition on the USB ports from being
366 * interpreted by the UHCI controller as a disconnect
367 */
368 pci_write_config8(dev, 0xad, 0x3);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000369}
370
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000371static void lpc_init(struct device *dev)
372{
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000373 printk(BIOS_DEBUG, "i82801gx: lpc_init\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000374
375 /* Set the value for PCI command register. */
376 pci_write_config16(dev, PCI_COMMAND, 0x000f);
377
378 /* IO APIC initialization. */
Paul Menzelddddf152013-04-23 14:40:23 +0200379 i82801gx_enable_ioapic(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000380
381 i82801gx_enable_serial_irqs(dev);
382
383 /* Setup the PIRQ. */
384 i82801gx_pirq_init(dev);
385
386 /* Setup power options. */
387 i82801gx_power_options(dev);
388
Stefan Reinauera8e11682009-03-11 14:54:18 +0000389 /* Configure Cx state registers */
390 i82801gx_configure_cstates(dev);
391
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000392 /* Set the state of the GPIO lines. */
393 //gpio_init(dev);
394
395 /* Initialize the real time clock. */
396 i82801gx_rtc_init(dev);
397
398 /* Initialize ISA DMA. */
399 isa_dma_init();
400
401 /* Initialize the High Precision Event Timers, if present. */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000402 enable_hpet();
403
404 /* Initialize Clock Gating */
405 enable_clock_gating();
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000406
407 setup_i8259();
408
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000409 /* The OS should do this? */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000410 /* Interrupt 9 should be level triggered (SCI) */
411 i8259_configure_irq_trigger(9, 1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000412
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300413 i82801gx_set_acpi_mode(dev);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000414
415 i82801gx_spi_init();
416
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000417 i82801gx_fixups(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000418}
419
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +0200420unsigned long acpi_fill_madt(unsigned long current)
421{
422 /* Local APICs */
423 current = acpi_create_madt_lapics(current);
424
425 /* IOAPIC */
426 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
427 2, IO_APIC_ADDR, 0);
428
429 /* LAPIC_NMI */
430 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
431 current, 0,
432 MP_IRQ_POLARITY_HIGH |
433 MP_IRQ_TRIGGER_EDGE, 0x01);
434 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
435 current, 1, MP_IRQ_POLARITY_HIGH |
436 MP_IRQ_TRIGGER_EDGE, 0x01);
437
438 /* INT_SRC_OVR */
439 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
440 current, 0, 0, 2, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_EDGE);
441 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
442 current, 0, 9, 9, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_LEVEL);
443
444
445 return current;
446}
447
Arthur Heymans3f111b02017-03-09 12:02:52 +0100448void acpi_fill_fadt(acpi_fadt_t *fadt)
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200449{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300450 struct device *dev = pcidev_on_root(0x1f, 0);
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200451 config_t *chip = dev->chip_info;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100452 u16 pmbase = lpc_get_pmbase();
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200453
454 fadt->pm1a_evt_blk = pmbase;
455 fadt->pm1b_evt_blk = 0x0;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100456 fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200457 fadt->pm1b_cnt_blk = 0x0;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100458 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
459 fadt->pm_tmr_blk = pmbase + PM1_TMR;
460 fadt->gpe0_blk = pmbase + GPE0_STS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200461 fadt->gpe1_blk = 0;
462
463 fadt->pm1_evt_len = 4;
464 fadt->pm1_cnt_len = 2;
465 fadt->pm2_cnt_len = 1;
466 fadt->pm_tmr_len = 4;
467 fadt->gpe0_blk_len = 8;
468 fadt->gpe1_blk_len = 0;
469 fadt->gpe1_base = 0;
470
471 fadt->reset_reg.space_id = 1;
472 fadt->reset_reg.bit_width = 8;
473 fadt->reset_reg.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200474 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200475 fadt->reset_reg.addrl = 0xcf9;
476 fadt->reset_reg.addrh = 0;
477
478 fadt->reset_value = 6;
479
480 fadt->x_pm1a_evt_blk.space_id = 1;
481 fadt->x_pm1a_evt_blk.bit_width = 32;
482 fadt->x_pm1a_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200483 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200484 fadt->x_pm1a_evt_blk.addrl = pmbase;
485 fadt->x_pm1a_evt_blk.addrh = 0x0;
486
487 fadt->x_pm1b_evt_blk.space_id = 0;
488 fadt->x_pm1b_evt_blk.bit_width = 0;
489 fadt->x_pm1b_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200490 fadt->x_pm1b_evt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200491 fadt->x_pm1b_evt_blk.addrl = 0x0;
492 fadt->x_pm1b_evt_blk.addrh = 0x0;
493
494 fadt->x_pm1a_cnt_blk.space_id = 1;
495 fadt->x_pm1a_cnt_blk.bit_width = 16;
496 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200497 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100498 fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200499 fadt->x_pm1a_cnt_blk.addrh = 0x0;
500
501 fadt->x_pm1b_cnt_blk.space_id = 0;
502 fadt->x_pm1b_cnt_blk.bit_width = 0;
503 fadt->x_pm1b_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200504 fadt->x_pm1b_cnt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200505 fadt->x_pm1b_cnt_blk.addrl = 0x0;
506 fadt->x_pm1b_cnt_blk.addrh = 0x0;
507
508 fadt->x_pm2_cnt_blk.space_id = 1;
509 fadt->x_pm2_cnt_blk.bit_width = 8;
510 fadt->x_pm2_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200511 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100512 fadt->x_pm2_cnt_blk.addrl = pmbase + PM2_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200513 fadt->x_pm2_cnt_blk.addrh = 0x0;
514
515 fadt->x_pm_tmr_blk.space_id = 1;
516 fadt->x_pm_tmr_blk.bit_width = 32;
517 fadt->x_pm_tmr_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200518 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100519 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200520 fadt->x_pm_tmr_blk.addrh = 0x0;
521
522 fadt->x_gpe0_blk.space_id = 1;
523 fadt->x_gpe0_blk.bit_width = 64;
524 fadt->x_gpe0_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200525 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100526 fadt->x_gpe0_blk.addrl = pmbase + GPE0_STS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200527 fadt->x_gpe0_blk.addrh = 0x0;
528
529 fadt->x_gpe1_blk.space_id = 0;
530 fadt->x_gpe1_blk.bit_width = 0;
531 fadt->x_gpe1_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200532 fadt->x_gpe1_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200533 fadt->x_gpe1_blk.addrl = 0x0;
534 fadt->x_gpe1_blk.addrh = 0x0;
535 fadt->day_alrm = 0xd;
536 fadt->mon_alrm = 0x00;
537 fadt->century = 0x32;
538
Elyes HAOUAS0d4de2a2019-02-28 13:04:29 +0100539 fadt->reserved = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200540 fadt->sci_int = 0x9;
541 fadt->smi_cmd = APM_CNT;
542 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
543 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
544 fadt->s4bios_req = 0x0;
545 fadt->pstate_cnt = APM_CNT_PST_CONTROL;
546
547 fadt->cst_cnt = APM_CNT_CST_CONTROL;
548 fadt->p_lvl2_lat = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200549 fadt->p_lvl3_lat = chip->c3_latency;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200550 fadt->flush_size = 0;
551 fadt->flush_stride = 0;
552 fadt->duty_offset = 1;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100553 if (chip->p_cnt_throttling_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200554 fadt->duty_width = 3;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100555 else
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200556 fadt->duty_width = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200557 fadt->iapc_boot_arch = 0x03;
558 fadt->flags = (ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED
559 | ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_S4_RTC_WAKE
560 | ACPI_FADT_PLATFORM_CLOCK | ACPI_FADT_RESET_REGISTER
561 | ACPI_FADT_C2_MP_SUPPORTED);
Arthur Heymans3f111b02017-03-09 12:02:52 +0100562 if (chip->docking_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200563 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200564}
565
Elyes HAOUAS99667032018-05-13 12:47:28 +0200566static void i82801gx_lpc_read_resources(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000567{
568 struct resource *res;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100569 u8 io_index = 0;
570 int i;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000571
572 /* Get the normal PCI resources of this device. */
573 pci_dev_read_resources(dev);
574
575 /* Add an extra subtractive resource for both memory and I/O. */
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100576 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000577 res->base = 0;
578 res->size = 0x1000;
579 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
580 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000581
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100582 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000583 res->base = 0xff800000;
584 res->size = 0x00800000; /* 8 MB for flash */
585 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
586 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
587
588 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000589 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000590 res->size = 0x00001000;
591 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100592
593 /* Set IO decode ranges if required.*/
594 for (i = 0; i < 4; i++) {
595 u32 gen_dec;
596 gen_dec = pci_read_config32(dev, 0x84 + 4 * i);
597
598 if ((gen_dec & 0xFFFC) > 0x1000) {
599 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
600 res->base = gen_dec & 0xFFFC;
601 res->size = (gen_dec >> 16) & 0xFC;
602 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
603 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
604 }
605 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000606}
607
Arthur Heymans36646472018-01-22 14:42:18 +0100608#define SPIBAR16(x) RCBA16(0x3020 + x)
609#define SPIBAR32(x) RCBA32(0x3020 + x)
610
611static void lpc_final(struct device *dev)
612{
613 u16 tco1_cnt;
614
Julius Wernercd49cce2019-03-05 16:53:33 -0800615 if (!CONFIG(INTEL_CHIPSET_LOCKDOWN))
Arthur Heymans36646472018-01-22 14:42:18 +0100616 return;
617
Arthur Heymans767de0a2019-11-15 19:19:53 +0100618 if (CONFIG(BOOT_DEVICE_SPI_FLASH))
619 spi_finalize_ops();
Arthur Heymans36646472018-01-22 14:42:18 +0100620
621 /* Lock SPIBAR */
622 SPIBAR16(0) = SPIBAR16(0) | (1 << 15);
623
624 /* BIOS Interface Lockdown */
625 RCBA32(0x3410) |= 1 << 0;
626
627 /* Global SMI Lock */
628 pci_or_config16(dev, GEN_PMCON_1, 1 << 4);
629
630 /* TCO_Lock */
631 tco1_cnt = inw(DEFAULT_PMBASE + 0x60 + TCO1_CNT);
632 tco1_cnt |= (1 << 12); /* TCO lock */
633 outw(tco1_cnt, DEFAULT_PMBASE + 0x60 + TCO1_CNT);
634
635 /* Indicate finalize step with post code */
636 outb(POST_OS_BOOT, 0x80);
637}
638
Elyes HAOUAS99667032018-05-13 12:47:28 +0200639static void southbridge_inject_dsdt(struct device *dev)
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200640{
Arthur Heymans3f111b02017-03-09 12:02:52 +0100641 global_nvs_t *gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200642
643 if (gnvs) {
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200644 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko385743a2014-10-18 02:26:21 +0200645
646 gnvs->apic = 1;
647 gnvs->mpen = 1; /* Enable Multi Processing */
648
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200649 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100650
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200651 /* And tell SMI about it */
652 smm_setup_structures(gnvs, NULL, NULL);
653
654 /* Add it to SSDT. */
Vladimir Serbinenko1bad88e2014-11-04 21:20:56 +0100655 acpigen_write_scope("\\");
656 acpigen_write_name_dword("NVSA", (u32) gnvs);
657 acpigen_pop_len();
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200658 }
659}
660
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100661static const char *lpc_acpi_name(const struct device *dev)
662{
663 return "LPCB";
664}
665
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200666static void southbridge_fill_ssdt(struct device *device)
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100667{
668 intel_acpi_gen_def_acpi_pirq(device);
669}
670
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000671static struct pci_operations pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530672 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000673};
674
675static struct device_operations device_ops = {
676 .read_resources = i82801gx_lpc_read_resources,
677 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000678 .enable_resources = pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200679 .acpi_inject_dsdt = southbridge_inject_dsdt,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200680 .write_acpi_tables = acpi_write_hpet,
Nico Huber68680dd2020-03-31 17:34:52 +0200681 .acpi_fill_ssdt = southbridge_fill_ssdt,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100682 .acpi_name = lpc_acpi_name,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000683 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100684 .scan_bus = scan_static_bus,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000685 .enable = i82801gx_enable,
686 .ops_pci = &pci_ops,
Arthur Heymans36646472018-01-22 14:42:18 +0100687 .final = lpc_final,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000688};
689
Damien Zammitef33e032015-11-14 01:03:39 +1100690/* 27b0: 82801GH (ICH7 DH) */
691/* 27b8: 82801GB/GR (ICH7/ICH7R) */
692/* 27b9: 82801GBM/GU (ICH7-M/ICH7-U) */
693/* 27bc: 82NM10 (NM10) */
694/* 27bd: 82801GHM (ICH7-M DH) */
695
696static const unsigned short pci_device_ids[] = {
697 0x27b0, 0x27b8, 0x27b9, 0x27bc, 0x27bd, 0
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000698};
699
Damien Zammitef33e032015-11-14 01:03:39 +1100700static const struct pci_driver ich7_lpc __pci_driver = {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000701 .ops = &device_ops,
702 .vendor = PCI_VENDOR_ID_INTEL,
Damien Zammitef33e032015-11-14 01:03:39 +1100703 .devices = pci_device_ids,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000704};