blob: 720597c59a9b666a3f449f2f648ca7f137bb6407 [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001config SOC_INTEL_BRASWELL
2 bool
3 help
Lee Leahy32471722015-04-20 15:20:28 -07004 Braswell M/D part support.
Lee Leahy77ff0b12015-05-05 15:07:29 -07005
6if SOC_INTEL_BRASWELL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Aaron Durbin1b6196d2016-07-13 23:20:26 -050010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Kyösti Mälkki4abc7312021-01-12 17:46:30 +020011 select ACPI_HAS_DEVICE_NVS
Angel Ponsa32df262020-09-25 10:20:11 +020012 select ARCH_ALL_STAGES_X86_32
Shelley Chen6c2568f2020-09-25 09:30:44 -070013 select BOOT_DEVICE_SPI_FLASH_NO_EARLY_WRITES
Aaron Durbine8e118d2016-08-12 15:00:10 -050014 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahy77ff0b12015-05-05 15:07:29 -070015 select CACHE_MRC_SETTINGS
Martin Rothdf02c332015-07-01 23:09:42 -060016 select SUPPORT_CPU_UCODE_IN_CBFS
Lee Leahy77ff0b12015-05-05 15:07:29 -070017 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Lee Leahy77ff0b12015-05-05 15:07:29 -070018 select HAVE_SMI_HANDLER
Lee Leahy77ff0b12015-05-05 15:07:29 -070019 select PARALLEL_MP
20 select PCIEXP_ASPM
Lee Leahyacb9c0b2015-07-02 11:55:18 -070021 select PCIEXP_CLK_PM
Lee Leahy77ff0b12015-05-05 15:07:29 -070022 select PCIEXP_COMMON_CLOCK
Lee Leahy32471722015-04-20 15:20:28 -070023 select PLATFORM_USES_FSP1_1
Lee Leahy77ff0b12015-05-05 15:07:29 -070024 select REG_SCRIPT
Aaron Durbin16246ea2016-08-05 21:23:37 -050025 select RTC
Lee Leahy32471722015-04-20 15:20:28 -070026 select SOC_INTEL_COMMON
Duncan Lauriee73da802015-09-08 16:16:34 -070027 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Frans Hendriks59ae2ef2019-02-28 15:16:00 +010028 select SOC_INTEL_COMMON_BLOCK
29 select SOC_INTEL_COMMON_BLOCK_HDA
Lee Leahy32471722015-04-20 15:20:28 -070030 select SOC_INTEL_COMMON_RESET
Lee Leahy77ff0b12015-05-05 15:07:29 -070031 select SPI_FLASH
32 select SSE2
Lee Leahy77ff0b12015-05-05 15:07:29 -070033 select TSC_MONOTONIC_TIMER
34 select TSC_SYNC_MFENCE
35 select UDELAY_TSC
Lee Leahy32471722015-04-20 15:20:28 -070036 select USE_GENERIC_FSP_CAR_INC
Stefan Tauneref8b9572018-09-06 00:34:28 +020037 select INTEL_DESCRIPTOR_MODE_CAPABLE
Angel Pons12d48cd2020-10-03 12:22:04 +020038 select HAVE_EM100PRO_SPI_CONSOLE_SUPPORT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020039 select HAVE_FSP_GOP
Matt DeVillier51ee7ce2017-08-20 18:21:10 -050040 select GENERIC_GPIO_LIB
Patrick Rudolphc7edf182017-09-26 19:34:35 +020041 select INTEL_GMA_ACPI
42 select INTEL_GMA_SWSMISCI
Matt DeVillierd3d0f072018-11-10 17:44:36 -060043 select CPU_INTEL_COMMON
Frans Hendriksb27fb332019-03-04 08:02:43 +010044 select SOUTHBRIDGE_INTEL_COMMON_SMBUS
Arthur Heymans56d913e2019-06-04 14:45:13 +020045 select SOUTHBRIDGE_INTEL_COMMON_SPI_SILVERMONT
Julius Wernerbaf27db2019-10-02 17:28:56 -070046 select NO_CBFS_MCACHE
Frans Hendriks4e0ec592019-06-06 10:07:17 +020047
48config DCACHE_BSP_STACK_SIZE
49 hex
50 default 0x2000
51 help
52 The amount of anticipated stack usage in CAR by bootblock and
53 other stages.
54
Kyösti Mälkki11c6b8b2021-02-10 19:22:31 +020055config CHROMEOS
56 select CHROMEOS_RAMOOPS_DYNAMIC
57
Julius Werner1210b412017-03-27 19:26:32 -070058config VBOOT
Joel Kitching6672bd82019-04-10 16:06:21 +080059 select VBOOT_MUST_REQUEST_DISPLAY
Julius Werner1210b412017-03-27 19:26:32 -070060 select VBOOT_STARTS_IN_ROMSTAGE
61
Lee Leahy77ff0b12015-05-05 15:07:29 -070062config MMCONF_BASE_ADDRESS
Lee Leahy77ff0b12015-05-05 15:07:29 -070063 default 0xe0000000
64
Kyösti Mälkki6d085442021-02-14 01:55:18 +020065config MMCONF_BUS_NUMBER
66 int
67 default 256
68
Lee Leahy77ff0b12015-05-05 15:07:29 -070069config MAX_CPUS
70 int
71 default 4
72
Lee Leahy77ff0b12015-05-05 15:07:29 -070073config SMM_TSEG_SIZE
74 hex
75 default 0x800000
76
77config SMM_RESERVED_SIZE
78 hex
79 default 0x100000
80
Lee Leahy77ff0b12015-05-05 15:07:29 -070081# Cache As RAM region layout:
82#
Lee Leahy77ff0b12015-05-05 15:07:29 -070083# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
Kyösti Mälkki2bad1e72016-07-26 14:03:31 +030084# | Stack |
85# | | |
86# | v |
Lee Leahy77ff0b12015-05-05 15:07:29 -070087# +-------------+
88# | ^ |
89# | | |
90# | CAR Globals |
91# +-------------+ DCACHE_RAM_BASE
92#
Lee Leahy77ff0b12015-05-05 15:07:29 -070093
94config DCACHE_RAM_BASE
Arthur Heymans9c27eda2017-06-13 14:47:28 +020095 hex
Lee Leahy32471722015-04-20 15:20:28 -070096 default 0xfef00000
Lee Leahy77ff0b12015-05-05 15:07:29 -070097
98config DCACHE_RAM_SIZE
Arthur Heymans9c27eda2017-06-13 14:47:28 +020099 hex
Shelley Chen156bc6f2020-09-29 10:05:00 -0700100 default 0x8000
Lee Leahy77ff0b12015-05-05 15:07:29 -0700101 help
102 The size of the cache-as-ram region required during bootblock
103 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
104 must add up to a power of 2.
105
Lee Leahy77ff0b12015-05-05 15:07:29 -0700106config ENABLE_BUILTIN_COM1
107 bool "Enable builtin COM1 Serial Port"
108 default n
109 help
110 The PMC has a legacy COM1 serial port. Choose this option to
111 configure the pads and enable it. This serial port can be used for
112 the debug console.
113
Frans Hendriksf2af7022018-11-16 12:08:41 +0100114config DISABLE_HPET
115 bool "Disable the HPET device"
116 default n
117 help
118 Enable this to disable the HPET support
119 Solves the Linux MP-BIOS bug timer not connected.
120
Matt DeVillierfd7440d2019-04-23 12:21:17 -0500121config USE_GOOGLE_FSP
122 bool
123 help
124 Select this to use Google's custom Braswell FSP header/binary
125 instead of the public release on Github. Only google/cyan
126 variants require this; all other boards should use the public release.
127
128config FSP_HEADER_PATH
129 string
Patrick Georgib8fba862020-06-17 21:06:53 +0200130 default "\$(src)/vendorcode/intel/fsp/fsp1_1/braswell" if USE_GOOGLE_FSP
Matt DeVillierfd7440d2019-04-23 12:21:17 -0500131 default "3rdparty/fsp/BraswellFspBinPkg/Include/"
132 help
133 Location of FSP header file FspUpdVpd.h
134
Lee Leahy77ff0b12015-05-05 15:07:29 -0700135endif