blob: 401e82bcf059b3cdbeae61f3550eb2b4c479f1a5 [file] [log] [blame]
Angel Ponsf23ae0b2020-04-02 23:48:12 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#include <types.h>
4#include <console/console.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
6#include <acpi/acpigen.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05007#include <arch/cpu.h>
8#include <cpu/x86/msr.h>
9#include <cpu/intel/speedstep.h>
10#include <cpu/intel/turbo.h>
11#include <device/device.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050012#include "haswell.h"
13#include "chip.h"
14
Duncan Laurie1ad55642013-03-07 14:08:04 -080015#include <southbridge/intel/lynxpoint/pch.h>
16
Angel Pons8e6f1622020-10-29 00:18:11 +010017static int cstate_set_s0ix[3] = {
18 C_STATE_C1E,
19 C_STATE_C7S_LONG_LAT,
20 C_STATE_C10,
21};
22
Angel Ponsba5761a2020-10-28 18:50:26 +010023static int cstate_set_lp[3] = {
Angel Ponsbda1c552020-10-29 00:08:24 +010024 C_STATE_C1E,
25 C_STATE_C3,
26 C_STATE_C7S_LONG_LAT,
Angel Ponsba5761a2020-10-28 18:50:26 +010027};
28
29static int cstate_set_trad[3] = {
Angel Ponsbda1c552020-10-29 00:08:24 +010030 C_STATE_C1,
31 C_STATE_C3,
32 C_STATE_C6_LONG_LAT,
Angel Ponsba5761a2020-10-28 18:50:26 +010033};
34
Angel Pons11235d62021-01-04 17:56:44 +010035static int get_logical_cores_per_package(void)
Aaron Durbin76c37002012-10-30 09:03:43 -050036{
Angel Pons11235d62021-01-04 17:56:44 +010037 msr_t msr = rdmsr(MSR_CORE_THREAD_COUNT);
38 return msr.lo & 0xffff;
Aaron Durbin76c37002012-10-30 09:03:43 -050039}
40
Aaron Durbin76c37002012-10-30 09:03:43 -050041static acpi_tstate_t tss_table_fine[] = {
42 { 100, 1000, 0, 0x00, 0 },
43 { 94, 940, 0, 0x1f, 0 },
44 { 88, 880, 0, 0x1e, 0 },
45 { 82, 820, 0, 0x1d, 0 },
46 { 75, 760, 0, 0x1c, 0 },
47 { 69, 700, 0, 0x1b, 0 },
48 { 63, 640, 0, 0x1a, 0 },
49 { 57, 580, 0, 0x19, 0 },
50 { 50, 520, 0, 0x18, 0 },
51 { 44, 460, 0, 0x17, 0 },
52 { 38, 400, 0, 0x16, 0 },
53 { 32, 340, 0, 0x15, 0 },
54 { 25, 280, 0, 0x14, 0 },
55 { 19, 220, 0, 0x13, 0 },
56 { 13, 160, 0, 0x12, 0 },
57};
58
59static acpi_tstate_t tss_table_coarse[] = {
60 { 100, 1000, 0, 0x00, 0 },
61 { 88, 875, 0, 0x1f, 0 },
62 { 75, 750, 0, 0x1e, 0 },
63 { 63, 625, 0, 0x1d, 0 },
64 { 50, 500, 0, 0x1c, 0 },
65 { 38, 375, 0, 0x1b, 0 },
66 { 25, 250, 0, 0x1a, 0 },
67 { 13, 125, 0, 0x19, 0 },
68};
69
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010070static void generate_T_state_entries(int core, int cores_per_package)
Aaron Durbin76c37002012-10-30 09:03:43 -050071{
Aaron Durbin76c37002012-10-30 09:03:43 -050072 /* Indicate SW_ALL coordination for T-states */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010073 acpigen_write_TSD_package(core, cores_per_package, SW_ALL);
Aaron Durbin76c37002012-10-30 09:03:43 -050074
75 /* Indicate FFixedHW so OS will use MSR */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010076 acpigen_write_empty_PTC();
Aaron Durbin76c37002012-10-30 09:03:43 -050077
78 /* Set a T-state limit that can be modified in NVS */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010079 acpigen_write_TPC("\\TLVL");
Aaron Durbin76c37002012-10-30 09:03:43 -050080
81 /*
82 * CPUID.(EAX=6):EAX[5] indicates support
83 * for extended throttle levels.
84 */
85 if (cpuid_eax(6) & (1 << 5))
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010086 acpigen_write_TSS_package(
Aaron Durbin76c37002012-10-30 09:03:43 -050087 ARRAY_SIZE(tss_table_fine), tss_table_fine);
88 else
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +010089 acpigen_write_TSS_package(
Aaron Durbin76c37002012-10-30 09:03:43 -050090 ARRAY_SIZE(tss_table_coarse), tss_table_coarse);
Aaron Durbin76c37002012-10-30 09:03:43 -050091}
92
Angel Pons8e6f1622020-10-29 00:18:11 +010093static bool is_s0ix_enabled(void)
94{
95 if (!haswell_is_ult())
96 return false;
97
98 const struct device *lapic = dev_find_lapic(SPEEDSTEP_APIC_MAGIC);
99
100 if (!lapic || !lapic->chip_info)
101 return false;
102
103 const struct cpu_intel_haswell_config *conf = lapic->chip_info;
104
105 return conf->s0ix_enable;
106}
107
Angel Pons2aaf7c02020-09-24 18:03:18 +0200108static void generate_C_state_entries(void)
109{
Angel Ponsba5761a2020-10-28 18:50:26 +0100110 acpi_cstate_t map[3];
111 int *set;
112 int i;
113
Angel Pons2aaf7c02020-09-24 18:03:18 +0200114 struct cpu_info *info;
115 struct cpu_driver *cpu;
Angel Pons2aaf7c02020-09-24 18:03:18 +0200116
117 /* Find CPU map of supported C-states */
118 info = cpu_info();
119 if (!info)
120 return;
121 cpu = find_cpu_driver(info->cpu);
122 if (!cpu || !cpu->cstates)
123 return;
124
Angel Pons8e6f1622020-10-29 00:18:11 +0100125 if (is_s0ix_enabled())
126 set = cstate_set_s0ix;
127 else if (haswell_is_ult())
Angel Ponsba5761a2020-10-28 18:50:26 +0100128 set = cstate_set_lp;
129 else
130 set = cstate_set_trad;
Angel Pons2aaf7c02020-09-24 18:03:18 +0200131
Angel Ponsba5761a2020-10-28 18:50:26 +0100132 for (i = 0; i < ARRAY_SIZE(map); i++) {
133 map[i] = cpu->cstates[set[i]];
134 map[i].ctype = i + 1;
135 }
Angel Pons2aaf7c02020-09-24 18:03:18 +0200136
Angel Ponsba5761a2020-10-28 18:50:26 +0100137 /* Generate C-state tables */
138 acpigen_write_CST_package(map, ARRAY_SIZE(map));
Angel Pons2aaf7c02020-09-24 18:03:18 +0200139}
140
Aaron Durbin76c37002012-10-30 09:03:43 -0500141static int calculate_power(int tdp, int p1_ratio, int ratio)
142{
143 u32 m;
144 u32 power;
145
146 /*
147 * M = ((1.1 - ((p1_ratio - ratio) * 0.00625)) / 1.1) ^ 2
148 *
149 * Power = (ratio / p1_ratio) * m * tdp
150 */
151
152 m = (110000 - ((p1_ratio - ratio) * 625)) / 11;
153 m = (m * m) / 1000;
154
155 power = ((ratio * 100000 / p1_ratio) / 100);
156 power *= (m / 100) * (tdp / 1000);
157 power /= 1000;
158
159 return (int)power;
160}
161
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100162static void generate_P_state_entries(int core, int cores_per_package)
Aaron Durbin76c37002012-10-30 09:03:43 -0500163{
Aaron Durbin76c37002012-10-30 09:03:43 -0500164 int ratio_min, ratio_max, ratio_turbo, ratio_step;
165 int coord_type, power_max, power_unit, num_entries;
166 int ratio, power, clock, clock_max;
167 msr_t msr;
168
169 /* Determine P-state coordination type from MISC_PWR_MGMT[0] */
170 msr = rdmsr(MSR_MISC_PWR_MGMT);
171 if (msr.lo & MISC_PWR_MGMT_EIST_HW_DIS)
172 coord_type = SW_ANY;
173 else
174 coord_type = HW_ALL;
175
176 /* Get bus ratio limits and calculate clock speeds */
177 msr = rdmsr(MSR_PLATFORM_INFO);
178 ratio_min = (msr.hi >> (40-32)) & 0xff; /* Max Efficiency Ratio */
179
180 /* Determine if this CPU has configurable TDP */
181 if (cpu_config_tdp_levels()) {
182 /* Set max ratio to nominal TDP ratio */
183 msr = rdmsr(MSR_CONFIG_TDP_NOMINAL);
184 ratio_max = msr.lo & 0xff;
185 } else {
186 /* Max Non-Turbo Ratio */
187 ratio_max = (msr.lo >> 8) & 0xff;
188 }
Angel Ponsca965492020-10-28 19:15:36 +0100189 clock_max = ratio_max * CPU_BCLK;
Aaron Durbin76c37002012-10-30 09:03:43 -0500190
191 /* Calculate CPU TDP in mW */
192 msr = rdmsr(MSR_PKG_POWER_SKU_UNIT);
193 power_unit = 2 << ((msr.lo & 0xf) - 1);
194 msr = rdmsr(MSR_PKG_POWER_SKU);
195 power_max = ((msr.lo & 0x7fff) / power_unit) * 1000;
196
197 /* Write _PCT indicating use of FFixedHW */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100198 acpigen_write_empty_PCT();
Aaron Durbin76c37002012-10-30 09:03:43 -0500199
200 /* Write _PPC with no limit on supported P-state */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100201 acpigen_write_PPC_NVS();
Aaron Durbin76c37002012-10-30 09:03:43 -0500202
203 /* Write PSD indicating configured coordination type */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100204 acpigen_write_PSD_package(core, 1, coord_type);
Aaron Durbin76c37002012-10-30 09:03:43 -0500205
206 /* Add P-state entries in _PSS table */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100207 acpigen_write_name("_PSS");
Aaron Durbin76c37002012-10-30 09:03:43 -0500208
209 /* Determine ratio points */
210 ratio_step = PSS_RATIO_STEP;
211 num_entries = (ratio_max - ratio_min) / ratio_step;
212 while (num_entries > PSS_MAX_ENTRIES-1) {
213 ratio_step <<= 1;
214 num_entries >>= 1;
215 }
216
217 /* P[T] is Turbo state if enabled */
218 if (get_turbo_state() == TURBO_ENABLED) {
219 /* _PSS package count including Turbo */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100220 acpigen_write_package(num_entries + 2);
Aaron Durbin76c37002012-10-30 09:03:43 -0500221
222 msr = rdmsr(MSR_TURBO_RATIO_LIMIT);
223 ratio_turbo = msr.lo & 0xff;
224
225 /* Add entry for Turbo ratio */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100226 acpigen_write_PSS_package(
Aaron Durbin76c37002012-10-30 09:03:43 -0500227 clock_max + 1, /*MHz*/
228 power_max, /*mW*/
229 PSS_LATENCY_TRANSITION, /*lat1*/
230 PSS_LATENCY_BUSMASTER, /*lat2*/
231 ratio_turbo << 8, /*control*/
232 ratio_turbo << 8); /*status*/
233 } else {
234 /* _PSS package count without Turbo */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100235 acpigen_write_package(num_entries + 1);
Aaron Durbin76c37002012-10-30 09:03:43 -0500236 }
237
238 /* First regular entry is max non-turbo ratio */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100239 acpigen_write_PSS_package(
Aaron Durbin76c37002012-10-30 09:03:43 -0500240 clock_max, /*MHz*/
241 power_max, /*mW*/
242 PSS_LATENCY_TRANSITION, /*lat1*/
243 PSS_LATENCY_BUSMASTER, /*lat2*/
244 ratio_max << 8, /*control*/
245 ratio_max << 8); /*status*/
246
247 /* Generate the remaining entries */
248 for (ratio = ratio_min + ((num_entries - 1) * ratio_step);
249 ratio >= ratio_min; ratio -= ratio_step) {
250
251 /* Calculate power at this ratio */
252 power = calculate_power(power_max, ratio_max, ratio);
Angel Ponsca965492020-10-28 19:15:36 +0100253 clock = ratio * CPU_BCLK;
Aaron Durbin76c37002012-10-30 09:03:43 -0500254
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100255 acpigen_write_PSS_package(
Aaron Durbin76c37002012-10-30 09:03:43 -0500256 clock, /*MHz*/
257 power, /*mW*/
258 PSS_LATENCY_TRANSITION, /*lat1*/
259 PSS_LATENCY_BUSMASTER, /*lat2*/
260 ratio << 8, /*control*/
261 ratio << 8); /*status*/
262 }
263
264 /* Fix package length */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100265 acpigen_pop_len();
Aaron Durbin76c37002012-10-30 09:03:43 -0500266}
267
Furquan Shaikh7536a392020-04-24 21:59:21 -0700268void generate_cpu_entries(const struct device *device)
Aaron Durbin76c37002012-10-30 09:03:43 -0500269{
Duncan Laurie1ad55642013-03-07 14:08:04 -0800270 int coreID, cpuID, pcontrol_blk = get_pmbase(), plen = 6;
Aaron Durbin76c37002012-10-30 09:03:43 -0500271 int totalcores = dev_count_cpu();
Angel Pons11235d62021-01-04 17:56:44 +0100272 int cores_per_package = get_logical_cores_per_package();
Aaron Durbin76c37002012-10-30 09:03:43 -0500273 int numcpus = totalcores/cores_per_package;
274
275 printk(BIOS_DEBUG, "Found %d CPU(s) with %d core(s) each.\n",
276 numcpus, cores_per_package);
277
Martin Roth9944b282014-08-11 11:24:55 -0600278 for (cpuID = 1; cpuID <= numcpus; cpuID++) {
Lee Leahy9d62e7e2017-03-15 17:40:50 -0700279 for (coreID = 1; coreID <= cores_per_package; coreID++) {
280 if (coreID > 1) {
Aaron Durbin76c37002012-10-30 09:03:43 -0500281 pcontrol_blk = 0;
282 plen = 0;
283 }
284
Christian Walterbe3979c2019-12-18 15:07:59 +0100285 /* Generate processor \_SB.CPUx */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100286 acpigen_write_processor(
Angel Pons2aaf7c02020-09-24 18:03:18 +0200287 (cpuID - 1) * cores_per_package+coreID - 1,
Aaron Durbin76c37002012-10-30 09:03:43 -0500288 pcontrol_blk, plen);
289
290 /* Generate P-state tables */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100291 generate_P_state_entries(
Angel Pons2aaf7c02020-09-24 18:03:18 +0200292 coreID - 1, cores_per_package);
Aaron Durbin76c37002012-10-30 09:03:43 -0500293
294 /* Generate C-state tables */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100295 generate_C_state_entries();
Aaron Durbin76c37002012-10-30 09:03:43 -0500296
297 /* Generate T-state tables */
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100298 generate_T_state_entries(
Angel Pons2aaf7c02020-09-24 18:03:18 +0200299 cpuID - 1, cores_per_package);
Aaron Durbin76c37002012-10-30 09:03:43 -0500300
Vladimir Serbinenkobe0fd0a2014-11-04 21:10:59 +0100301 acpigen_pop_len();
Aaron Durbin76c37002012-10-30 09:03:43 -0500302 }
303 }
Arthur Heymansc54d14f2018-11-28 12:09:23 +0100304
305 /* PPKG is usually used for thermal management
306 of the first and only package. */
307 acpigen_write_processor_package("PPKG", 0, cores_per_package);
308
309 /* Add a method to notify processor nodes */
310 acpigen_write_processor_cnot(cores_per_package);
Aaron Durbin76c37002012-10-30 09:03:43 -0500311}
312
313struct chip_operations cpu_intel_haswell_ops = {
314 CHIP_NAME("Intel Haswell CPU")
315};