blob: e1ddfd76c47c8567883adc4f7633c8a542b6b909 [file] [log] [blame]
Uwe Hermann0120e1a2007-09-16 18:11:03 +00001/*
Uwe Hermannafe83092007-09-28 15:45:43 +00002 * This file is part of the superiotool project.
Uwe Hermann0120e1a2007-09-16 18:11:03 +00003 *
4 * Copyright (C) 2006 coresystems GmbH <info@coresystems.de>
Uwe Hermannebb73f22008-11-12 19:08:58 +00005 * Copyright (C) 2007-2008 Uwe Hermann <uwe@hermann-uwe.de>
Edward O'Callaghan5b5f8342014-01-26 00:19:58 +11006 * Copyright (C) 2014 Edward O'Callaghan <eocallaghan@alterapraxis.com>
Uwe Hermann0120e1a2007-09-16 18:11:03 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010020 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Uwe Hermann0120e1a2007-09-16 18:11:03 +000021 */
22
23#include "superiotool.h"
24
Uwe Hermann07024692007-09-20 22:13:48 +000025#define DEVICE_ID_BYTE1_REG 0x20
26#define DEVICE_ID_BYTE2_REG 0x21
Uwe Hermann945045b2007-09-28 15:39:10 +000027
Uwe Hermann07024692007-09-20 22:13:48 +000028#define VENDOR_ID_BYTE1_REG 0x23
29#define VENDOR_ID_BYTE2_REG 0x24
30
Uwe Hermann6b4ad432007-09-23 13:17:29 +000031#define FINTEK_VENDOR_ID 0x3419
32
Uwe Hermann246be7d2007-10-31 22:22:11 +000033static const struct superio_registers reg_table[] = {
Uwe Hermannebb73f22008-11-12 19:08:58 +000034 {0x0106, "F71862FG / F71863FG", { /* Same ID? Datasheet typo? */
Arjan Koers78fdd602009-06-26 15:16:21 +000035 /* We assume reserved bits are read as 0. */
36 {NOLDN, NULL,
37 {0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,0x29,0x2a,
38 0x2b,0x2c,0x2d,EOT},
39 {0x06,0x01,0x19,0x34,0x00,0x00,MISC,0x00,0x00,0x00,
40 0x00,0x00,0x08,EOT}},
Uwe Hermann4bdd6432010-05-14 16:40:55 +000041 {0x0, "Floppy",
Arjan Koers78fdd602009-06-26 15:16:21 +000042 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
43 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
Uwe Hermann4bdd6432010-05-14 16:40:55 +000044 {0x1, "COM1",
Arjan Koers78fdd602009-06-26 15:16:21 +000045 {0x30,0x60,0x61,0x70,0xf0,EOT},
46 {0x01,0x03,0xf8,0x04,0x00,EOT}},
Uwe Hermann4bdd6432010-05-14 16:40:55 +000047 {0x2, "COM2",
Arjan Koers78fdd602009-06-26 15:16:21 +000048 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
49 {0x01,0x02,0xf8,0x03,0x00,0x00,EOT}},
50 {0x3, "Parallel port",
51 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
52 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
53 {0x4, "Hardware monitor",
54 {0x30,0x60,0x61,0x70,EOT},
55 {0x01,0x02,0x95,0x00,EOT}},
56 {0x5, "Keyboard",
57 {0x30,0x60,0x61,0x70,0x72,EOT},
58 {0x01,0x00,0x60,0x00,0x00,EOT}},
59 {0x6, "GPIO",
60 {0xf0,0xf1,0xf2,0xf3,0xe0,0xe1,0xe2,0xe3,0xd0,0xd1,
61 0xd2,0xd3,0xc0,0xc1,0xc2,0xc3,0xb0,0xb1,0xb2,0xb3,
62 EOT},
63 {0x00,0x0f,NANA,0x00,0x00,0xff,NANA,0x00,0x00,0xff,
64 NANA,0x00,0x00,0x0f,NANA,0x00,0x00,0x3f,NANA,0x00,
65 EOT}},
66 {0x7, "VID",
67 {0x30,0x60,0x61, 0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,
68 0xf7,EOT},
69 {0x00,0x00,0x00, 0x00,0x00,MISC,0x00,NANA,0x00,0x00,
70 0x00,EOT}},
71 {0x8, "SPI",
72 {0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,0xfa,
73 0xfb,0xfc,0xfd,0xfe,0xff,EOT},
74 {0x10,0x04,0x01,NANA,0x00,0x00,0x00,NANA,0x00,0x00,
75 0x00,0x00,0x00,0x00,0x00,EOT}},
76 {0xa, "PME, ACPI",
77 {0x30,0xf0,0xf1,0xf4,0xf5,0xf7,EOT},
78 {0x00,0x00,NANA,0x06,0x1c,0x01,EOT}},
Uwe Hermann945045b2007-09-28 15:39:10 +000079 {EOT}}},
Wilbert Duijvenvoordeffdf2e12014-03-24 10:02:42 +010080 {0x0710, "F71869A/AD", {
Edward O'Callaghan5b5f8342014-01-26 00:19:58 +110081 /* We assume reserved bits are read as 0. */
82 {NOLDN, NULL,
Wilbert Duijvenvoordeffdf2e12014-03-24 10:02:42 +010083 {0x02,0x07,0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,
84 0x29,0x29,0x2a,0x2a,0x2b,0x2b,0x2c,0x2c,0x2d,EOT},
85 {0x00,0x00,0x10,0x07,0x19,0x34,0x00,0x00,NANA,0x38,
86 0x6f,0x03,0x0f,0xe7,0x0f,NANA,0x00,NANA,0x28,EOT}},
Edward O'Callaghan5b5f8342014-01-26 00:19:58 +110087 {0x0, "Floppy",
88 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
89 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
90 {0x1, "COM1",
91 {0x30,0x60,0x61,0x70,0xf0,EOT},
92 {0x01,0x03,0xf8,0x04,0x00,EOT}},
93 {0x2, "COM2",
94 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
95 {0x01,0x02,0xf8,0x03,0x00,0x04,EOT}},
96 {0x3, "Parallel port",
97 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
98 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
99 {0x4, "Hardware monitor",
100 {0x30,0x60,0x61,0x70,EOT},
101 {0x01,0x02,0x95,0x00,EOT}},
102 {0x5, "Keyboard",
103 {0x30,0x60,0x61,0x70,0x72,0xf0,0xfe,0xff,EOT},
104 {0x01,0x00,0x60,0x01,0x0c,0x83,0x81,0x29,EOT}},
105 {0x6, "GPIO",
106 {0x30,0x60,0x61,0x70,0xf0,0xf1,0xf2,0xf3,0xe0,0xe1,
107 0xe2,0xe3,0xe4,0xe5,0xe6,0xd0,0xd1,0xd2,0xd3,0xc0,
Wilbert Duijvenvoordeffdf2e12014-03-24 10:02:42 +0100108 0xc1,0xc2,0xb0,0xb1,0xb2,0xb3,0xb4,0xb5,0xb6,0xa0,
109 0xa1,0xa2,0xa4,0xa5,0xa6,0xa9,0xab,0xac,0xad,0xae,
110 0xaf,0x90,0x91,0x92,0x80,0x81,0x82,0x83,EOT},
Edward O'Callaghan5b5f8342014-01-26 00:19:58 +1100111 {0x00,0x00,0x00,0x00,0x00,0x3f,NANA,0x00,0x00,0xff,
112 NANA,0x00,0x00,0x00,0x00,0x00,0xff,NANA,0x00,0x00,
Wilbert Duijvenvoordeffdf2e12014-03-24 10:02:42 +0100113 0xff,NANA,0x00,0x0f,NANA,0x00,0x00,0x00,0x00,0x00,
114 0x1f,NANA,0x00,0x00,0x00,0x00,0x00,0xe0,0x00,0x00,
115 0x40,0x00,0xff,NANA,0x00,0xff,NANA,0x00,EOT}},
116 {0x7, "WDT",
117 {0xf0,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,EOT},
118 {0x01,0x00,0x00,NANA,0x00,0x0a,0x00,EOT}},
119 {0x8, "CIR",
120 {0x30,0x60,0x61,0x70,0xf0,0xf1,0xf8,0xf9,0xfa,0xfb,
121 0xfc,0xfd,0xfe,EOT},
122 {0x00,0x00,0x00,0x00,NANA,NANA,0x00,0x00,0x80,0x3b,
123 0x00,0x00,0x00,EOT}},
124 {0xa, "PME, ACPI, and ERP Power Saving",
125 {0x30,0xe0,0xe1,0xe2,0xe3,0xe4,0xe5,0xe6,0xe7,0xe8,
126 0xe9,0xec,0xed,0xee,0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,
127 0xf6,0xf7,0xf8,0xf9,0xfa,0xfc,0xfe,EOT},
128 {0x00,0x00,0xcc,0x3c,0x13,0x09,0xc7,0x09,0x63,0x08,
129 0x0f,0x00,0x00,0x00,0x00,NANA,0x00,NANA,0x06,0x1c,
130 0x1f,0x86,0x00,0x00,0x00,0x07,0x00,EOT}},
David Hendricksb97030d2010-11-29 11:56:39 +0000131 {0x2307, "F71889", {
132 /* We assume reserved bits are read as 0. */
133 {NOLDN, NULL,
134 {0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,0x2a,0x2b,
135 0x2c,0x2d,EOT},
136 {0x07,0x23,0x19,0x34,0x00,0x00,0x00,0x00,0xf0,0x30,
137 0x00,0x08,EOT}},
138 {0x0, "Floppy",
139 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
140 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
141 {0x1, "COM1",
142 {0x30,0x60,0x61,0x70,0xf0,EOT},
143 {0x01,0x03,0xf8,0x04,0x00,EOT}},
144 {0x2, "COM2",
145 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
146 {0x01,0x02,0xf8,0x03,0x00,0x04,EOT}},
147 {0x3, "Parallel port",
148 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
149 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
150 {0x4, "Hardware monitor",
151 {0x30,0x60,0x61,0x70,EOT},
152 {0x01,0x02,0x95,0x00,EOT}},
153 {0x5, "Keyboard",
154 {0x30,0x60,0x61,0x70,0x72,0xfe,EOT},
155 {0x01,0x00,0x60,0x01,0x0c,0x81,EOT}},
156 {0x6, "GPIO",
157 {0x80,0x81,0x82,0x83,0x90,0x91,0x92,0x93,0xa0,0xa1,
158 0xa2,0xa3,0xb0,0xb1,0xb2,0xc0,0xc1,0xc2,0xc3,0xd0,
159 0xd1,0xd2,0xd3,0xe0,0xe1,0xe2,0xe3,0xf0,0xf1,0xf2,
160 0xf3,0xfe,0xff,EOT},
161 {0x00,0xff,NANA,0x00,0x00,0xff,NANA,0x00,0x00,0x1f,
162 NANA,0x00,0x00,0xff,NANA,0x00,0xff,NANA,0x00,0x00,
163 0xff,NANA,0x00,0x00,0x7f,NANA,0x00,0x00,0x7f,NANA,
164 0x00,0x00,0x00,EOT}},
165 {0x7, "VID",
166 {0x30,0x60,0x61,EOT},
167 {0x00,0x00,0x00,EOT}},
168 {0x8, "SPI",
169 {0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,0xfa,
170 0xfb,0xfc,0xfd,0xfe,0xff,EOT},
171 {0x00,RSVD,0x01,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
172 0x00,0x00,0x00,0x00,0x00,EOT}},
173 {0xa, "PME, ACPI",
174 {0x30,0xf0,0xf1,0xf4,0xf5,0xf6,EOT},
175 {0x00,0x00,0x00,0x26,0x1c,0x07,EOT}},
176 {0xb, "VREF",
177 {0xf0,0xf1,0xf2,0xf3,0xff,EOT},
178 {0x64,0x64,0x64,0x00,0x00,EOT}},
179 {EOT}}},
Uwe Hermann945045b2007-09-28 15:39:10 +0000180 {0x4103, "F71872F/FG / F71806F/FG", { /* Same ID? Datasheet typo? */
Jonathan Kollaschd74c7742010-10-24 12:43:41 +0000181 {NOLDN, NULL,
182 {0x20,0x21,0x22,0x23,0x24,0x25,0x26,0x27,0x28,
183 0x29,0x2a,0x2b,0x2c,0x2d,EOT},
184 {0x03,0x41,RSVD,0x19,0x34,0x00,0x00,MISC,0x66,
185 0x80,0x00,0x00,0x00,0x04,EOT}},
186 {0x0, "Floppy",
187 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
188 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
189 {0x1, "COM1",
190 {0x30,0x60,0x61,0x70,0xf0,EOT},
191 {0x01,0x03,0xf8,0x04,0x00,EOT}},
192 {0x2, "COM2",
193 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
194 {0x01,0x02,0xf8,0x03,0x00,0x04,EOT}},
195 {0x3, "Parallel port",
196 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
197 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
198 {0x4, "Hardware monitor",
199 {0x30,0x60,0x61,0x70,EOT},
200 {0x00,0x02,0x95,0x00,EOT}},
Uwe Hermann70159892010-10-24 14:19:09 +0000201 {0x5, "Keyboard", /* Only documented on F71872F/FG. */
Jonathan Kollaschd74c7742010-10-24 12:43:41 +0000202 {0x30,0x60,0x61,0x70,0x72,0xf0,0xf1,EOT},
203 {0x01,0x00,0x60,0x00,0x00,0x83,0x00,EOT}},
204 {0x6, "GPIO",
205 {0x70,0xe0,0xe1,0xe2,0xe3,0xe4,0xe5,0xe6,0xe7,0xe8,
206 0xe9,0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,
207 EOT},
208 {0x00,0x00,0x00,NANA,0x00,0x00,0x00,0x00,0x00,0x00,
209 0x7f,0x00,0x7f,NANA,0x00,0xff,NANA,0x00,0x03,NANA,
210 EOT}},
211 {0x7, "VID",
212 {0x30,0x60,0x61,EOT},
213 {0x00,0x00,0x00,EOT}},
214 {0xa, "PME, ACPI",
215 {0x30,0xf0,0xf1,0xf4,0xf5,EOT},
216 {0x00,0x00,0x61,0x06,0x3c,EOT}},
Uwe Hermann945045b2007-09-28 15:39:10 +0000217 {EOT}}},
218 {0x4105, "F71882FG/F71883FG", { /* Same ID? Datasheet typo? */
Uwe Hermann0323a2b2008-10-09 23:56:11 +0000219 /* We assume reserved bits are read as 0. */
220 {NOLDN, NULL,
221 {0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,0x29,0x2a,
222 0x2b,0x2c,0x2d,EOT},
223 {0x05,0x41,0x19,0x34,0x00,0x00,0x00,0x00,0x00,0x00,
224 0x00,0x08,0x08,EOT}},
225 {0x0, "Floppy",
226 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
227 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
228 {0x1, "COM1",
229 {0x30,0x60,0x61,0x70,0xf0,EOT},
230 {0x01,0x03,0xf8,0x04,0x00,EOT}},
231 {0x2, "COM2",
232 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
233 {0x01,0x02,0xf8,0x03,0x00,0x04,EOT}},
234 {0x3, "Parallel port",
235 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
236 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
237 {0x4, "Hardware monitor",
238 {0x30,0x60,0x61,0x70,EOT},
239 {0x01,0x02,0x95,0x00,EOT}},
240 {0x5, "Keyboard",
241 {0x30,0x60,0x61,0x70,0x72,0xf0,EOT},
242 {0x01,0x00,0x60,0x00,0x00,0x83,EOT}},
243 {0x6, "GPIO",
244 {0x70,0xe0,0xe1,0xe2,0xe3,0xd0,0xd1,0xd2,0xd3,0xc0,
245 0xc1,0xc2,0xc3,0xb0,0xb1,0xb2,0xb3,0xf0,0xf1,0xf2,
246 0xf3,EOT},
247 {0x00,0x00,0xff,NANA,0x00,0x00,0xff,NANA,0x00,0x00,
248 0x0f,NANA,0x00,0x00,0x0f,NANA,0x00,0x00,0xff,NANA,
249 0x00,EOT}},
250 {0x7, "VID",
251 {0x30,0x60,0x61,EOT},
252 {0x00,0x00,0x00,EOT}},
253 {0x7, "SPI",
254 {0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,0xfa,
255 0xfb,0xfc,0xfd,0xfe,0xff,EOT},
256 {0x10,0x04,0x01,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
257 0x00,0x00,0x00,0x00,0x00,EOT}},
258 {0xa, "PME, ACPI",
259 {0x30,0xf0,0xf1,0xf4,0xf5,EOT},
260 {0x00,0x00,0x01,0x06,0x1c,EOT}},
Uwe Hermann945045b2007-09-28 15:39:10 +0000261 {EOT}}},
262 {0x0604, "F71805F/FG", {
Uwe Hermanne0ffaa12007-09-26 15:48:09 +0000263 /* We assume reserved bits are read as 0. */
264 {NOLDN, NULL,
Uwe Hermannb0ae9762008-10-14 16:34:38 +0000265 {0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,0x29,EOT},
266 {0x04,0x06,0x19,0x34,0x00,0x00,0x3f,0x08,0x00,EOT}},
Uwe Hermanne0ffaa12007-09-26 15:48:09 +0000267 {0x0, "Floppy",
268 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
269 {0x01,0x03,0xf0,0x06,0x02,0x0e,0x03,0x00,EOT}},
270 {0x1, "COM1",
271 {0x30,0x60,0x61,0x70,0xf0,EOT},
272 {0x01,0x03,0xf8,0x04,0x00,EOT}},
273 {0x2, "COM2",
274 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
275 {0x01,0x02,0xf8,0x03,0x00,0x04,EOT}},
276 {0x3, "Parallel port",
277 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
278 {0x01,0x03,0x78,0x07,0x03,0x42,EOT}},
279 {0x4, "Hardware monitor",
280 {0x30,0x60,0x61,0x70,EOT},
281 {0x00,0x02,0x95,0x00,EOT}},
282 {0x6, "GPIO",
283 {0x70,0xe0,0xe1,0xe2,0xe3,0xe4,0xe5,0xe6,0xe7,0xe8,
284 0xe9,0xf0,0xf1,0xf3,0xf4,EOT},
285 {0x00,0x00,0x00,NANA,0x00,0x00,0x00,0x00,0x00,0x00,
286 0x00,0x00,NANA,0x00,NANA,EOT}},
287 {0xa, "PME",
288 {0x30,0xf0,0xf1,EOT},
289 {0x00,0x00,0x00,EOT}},
Uwe Hermann07024692007-09-20 22:13:48 +0000290 {EOT}}},
Uwe Hermanncfb6ac72008-10-01 20:16:58 +0000291 {0x0581, "F8000", { /* Fintek/ASUS F8000 */
292 {EOT}}},
Stefan Reinauere7b7ae22010-08-17 08:24:01 +0000293 {0x0802, "F81216D/DG", {
294 {NOLDN, NULL,
295 {0x25,0x2f,EOT},
296 {0x00,RSVD,EOT}},
297 {0x0, "UART1",
298 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
299 {NANA,NANA,NANA,NANA,0x00,0x40,EOT}},
300 {0x1, "UART2",
301 {0x30,0x60,0x61,0x70,0xf0,EOT},
302 {NANA,NANA,NANA,NANA,0x00,EOT}},
303 {0x2, "UART3",
304 {0x30,0x60,0x61,0x70,0xf0,EOT},
305 {NANA,NANA,NANA,NANA,0x00,EOT}},
306 {0x3, "UART4",
307 {0x30,0x60,0x61,0x70,0xf0,EOT},
308 {NANA,NANA,NANA,NANA,0x00,EOT}},
309 {0x8, "WDT",
310 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
311 {0x00,NANA,NANA,NANA,NANA,NANA,EOT}},
312 {EOT}}},
313 {0x1602, "F81216AD", {
314 {NOLDN, NULL,
315 {0x25,0x27,EOT},
316 {0x00,NANA,EOT}},
317 {0x0, "UART1",
318 {0x30,0x60,0x61,0x70,0xf0,0xf1,0xf4,0xf5,EOT},
319 {NANA,NANA,NANA,NANA,0x00,0x40,0x00,0x00,EOT}},
320 {0x1, "UART2",
321 {0x30,0x60,0x61,0x70,0xf0,0xf4,0xf5,EOT},
322 {NANA,NANA,NANA,NANA,0x00,0x00,0x00,EOT}},
323 {0x2, "UART3",
324 {0x30,0x60,0x61,0x70,0xf0,0xf4,0xf5,EOT},
325 {NANA,NANA,NANA,NANA,0x00,0x00,0x00,EOT}},
326 {0x3, "UART4",
327 {0x30,0x60,0x61,0x70,0xf0,0xf4,0xf5,EOT},
328 {NANA,NANA,NANA,NANA,0x00,0x00,0x00,EOT}},
329 {0x8, "WDT",
330 {0x30,0x60,0x61,0x70,0xf0,0xf1,EOT},
331 {0x00,NANA,NANA,NANA,NANA,NANA,EOT}},
332 {EOT}}},
Zheng Bao0e40e6b2010-11-05 00:34:12 +0000333 {0x0407, "F81865F/F-I", {
Stefan Taunere54995a2012-09-06 10:38:49 +0200334 {NOLDN, NULL,
335 {0x02,0x07,0x20,0x21,0x23,0x24,0x25,0x26,0x27,0x28,0x29,0x2a-1,0x2a-2,0x2b,0x2c,0x2d,EOT},
336 {NANA,0x00,0x07,0x04,0x19,0x34,NANA,NANA,NANA,0x00,0x00,0x00,0x00,0x1f,0x00,0x08,EOT}},
337 {0x00, "FDC",
338 {0x30,0x60,0x61,0x70,0x74,0xf0,0xf2,0xf4,EOT},
339 {NANA,0x03,0xf0,NANA,NANA,NANA,NANA,NANA,EOT}},
340 {0x03, "LPT",
341 {0x30,0x60,0x61,0x70,0x74,0xf0,EOT},
342 {NANA,0x03,0x78,NANA,NANA,NANA,EOT}},
343 {0x04, "HWMON",
344 {0x30,0x60,0x61,0x70,EOT},
345 {NANA,0x02,0x95,NANA,EOT}},
346 {0x05, "KBC",
347 {0x30,0x60,0x61,0x70,0x72,0xfe,0xf0,EOT},
348 {NANA,0x00,0x60,NANA,NANA,NANA,0x71,EOT}},
349 {0x06, "GPIO",
350 {0x30,0x60,0x61,0x70,0xf1,0xf2,0xf3,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,0xf9,0xe0,0xe1,0xe2,0xe3,0xef,0xd0,0xd1,0xd2,0xd3,0xc0,0xc1,0xc2,0xc3,0xb0,0xb1,0xb2,0xb3,0xa0,0xa1,0xa2,0xa3,0x90,0x91,0x92,0x93,EOT},
351 {NANA,0x00,0x60,NANA,0x00,NANA,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0xff,NANA,0x00,NANA,0x00,0xff,NANA,0x00,0x00,0xff,NANA,0x00,0x00,0xff,NANA,0x00,0x00,0xff,NANA,0x00,NANA,NANA,NANA,NANA,EOT}},
352 {0x07, "WDT",
353 {0x30,0x60,0x61,0xf5,0xf6,0xfa,EOT},
354 {NANA,0x00,0x00,0x00,0x00,NANA,EOT}},
355 {0x08, "SPI",
356 {0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7,0xf8,0xfa,0xfb,0xfc,0xfd,0xfe,0xff,EOT},
357 {0x10,0x04,NANA,NANA,0x00,0x00,NANA,NANA,0x00,0x00,0x00,0x00,0x00,0x00,0x00,EOT}},
358 {0x0a, "PME & ACPI",
359 {0x30,0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,EOT},
360 {NANA,NANA,NANA,NANA,NANA,0x06,NANA,0x00,EOT}},
361 {0x0b, "RTC",
362 {0x30,0x60,0x61,0x70,EOT},
363 {NANA,0x00,0x00,NANA,EOT}},
364 {0x10, "UART1",
365 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
366 {NANA,0x03,0xf8,NANA,NANA,NANA,0x00,0x00,EOT}},
367 {0x11, "UART2",
368 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
369 {NANA,0x02,0xf8,NANA,NANA,NANA,0x00,0x00,EOT}},
370 {0x12, "UART3",
371 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
372 {NANA,0x03,0xe8,NANA,NANA,NANA,0x00,0x00,EOT}},
373 {0x13, "UART4",
374 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
375 {NANA,0x02,0xe8,NANA,NANA,NANA,0x00,0x00,EOT}},
376 {0x14, "UART5",
377 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
378 {NANA,0x00,0x00,NANA,NANA,NANA,0x00,0x00,EOT}},
379 {0x15, "UART6",
380 {0x30,0x60,0x61,0x70,0xf0,0xf2,0xf4,0xf5,EOT},
381 {NANA,0x00,0x00,NANA,NANA,NANA,0x00,0x00,EOT}},
Zheng Bao0e40e6b2010-11-05 00:34:12 +0000382 {EOT}}},
Uwe Hermann07024692007-09-20 22:13:48 +0000383 {EOT}
384};
385
Uwe Hermann25a6c0f2007-09-19 00:48:42 +0000386void probe_idregs_fintek(uint16_t port)
387{
Uwe Hermannb4db2202007-09-20 23:37:56 +0000388 uint16_t vid, did;
Uwe Hermann25a6c0f2007-09-19 00:48:42 +0000389
Uwe Hermann8b8d0392007-10-04 15:23:38 +0000390 probing_for("Fintek", "", port);
391
Uwe Hermannb4db2202007-09-20 23:37:56 +0000392 enter_conf_mode_winbond_fintek_ite_8787(port);
Uwe Hermann0120e1a2007-09-16 18:11:03 +0000393
Uwe Hermann07024692007-09-20 22:13:48 +0000394 did = regval(port, DEVICE_ID_BYTE1_REG);
395 did |= (regval(port, DEVICE_ID_BYTE2_REG) << 8);
Uwe Hermann07024692007-09-20 22:13:48 +0000396
397 vid = regval(port, VENDOR_ID_BYTE1_REG);
398 vid |= (regval(port, VENDOR_ID_BYTE2_REG) << 8);
399
Uwe Hermann6b4ad432007-09-23 13:17:29 +0000400 if (vid != FINTEK_VENDOR_ID || superio_unknown(reg_table, did)) {
Uwe Hermann8b8d0392007-10-04 15:23:38 +0000401 if (verbose)
402 printf(NOTFOUND "vid=0x%04x, id=0x%04x\n", vid, did);
Uwe Hermannb4db2202007-09-20 23:37:56 +0000403 exit_conf_mode_winbond_fintek_ite_8787(port);
Uwe Hermann07024692007-09-20 22:13:48 +0000404 return;
405 }
406
Uwe Hermann8b8d0392007-10-04 15:23:38 +0000407 printf("Found Fintek %s (vid=0x%04x, id=0x%04x) at 0x%x\n",
Uwe Hermann945045b2007-09-28 15:39:10 +0000408 get_superio_name(reg_table, did), vid, did, port);
Uwe Hermanne9d46162007-10-07 20:01:23 +0000409 chip_found = 1;
Uwe Hermann0120e1a2007-09-16 18:11:03 +0000410
Stefan Reinauer7a51e502008-12-01 14:18:57 +0000411 dump_superio("Fintek", reg_table, port, did, LDN_SEL);
Uwe Hermann0120e1a2007-09-16 18:11:03 +0000412
Uwe Hermannb4db2202007-09-20 23:37:56 +0000413 exit_conf_mode_winbond_fintek_ite_8787(port);
Uwe Hermann0120e1a2007-09-16 18:11:03 +0000414}
Robinson P. Tryon552cfb72008-01-15 22:30:55 +0000415
Stefan Reinauere7b7ae22010-08-17 08:24:01 +0000416
417void probe_idregs_fintek_alternative(uint16_t port)
418{
419 uint16_t vid, did;
420
421 probing_for("Fintek", "", port);
422
423 enter_conf_mode_fintek_7777(port);
424
425 did = regval(port, DEVICE_ID_BYTE1_REG);
426 did |= (regval(port, DEVICE_ID_BYTE2_REG) << 8);
427
428 vid = regval(port, VENDOR_ID_BYTE1_REG);
429 vid |= (regval(port, VENDOR_ID_BYTE2_REG) << 8);
430
431 if (vid != FINTEK_VENDOR_ID || superio_unknown(reg_table, did)) {
432 if (verbose)
433 printf(NOTFOUND "vid=0x%04x, id=0x%04x\n", vid, did);
434 exit_conf_mode_fintek_7777(port);
435 return;
436 }
437
438 printf("Found Fintek %s (vid=0x%04x, id=0x%04x) at 0x%x\n",
439 get_superio_name(reg_table, did), vid, did, port);
440 chip_found = 1;
441
442 dump_superio("Fintek", reg_table, port, did, LDN_SEL);
443
444 exit_conf_mode_fintek_7777(port);
445}
446
Robinson P. Tryon552cfb72008-01-15 22:30:55 +0000447void print_fintek_chips(void)
448{
449 print_vendor_chips("Fintek", reg_table);
450}