blob: f6f3746d0e6aaea72cab7e80d18081b8bdbd1af2 [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07003
4#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07006#include <device/device.h>
7#include <device/pci.h>
8#include <device/pci_def.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -07009#include <soc/iobp.h>
10#include <soc/pch.h>
11#include <soc/pci_devs.h>
12#include <soc/ramstage.h>
13#include <soc/rcba.h>
14#include <soc/serialio.h>
15#include <soc/spi.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070016
17u8 pch_revision(void)
18{
19 return pci_read_config8(PCH_DEV_LPC, PCI_REVISION_ID);
20}
21
22u16 pch_type(void)
23{
24 return pci_read_config16(PCH_DEV_LPC, PCI_DEVICE_ID);
25}
26
27/* Return 1 if PCH type is WildcatPoint */
28int pch_is_wpt(void)
29{
30 return ((pch_type() & 0xfff0) == 0x9cc0) ? 1 : 0;
31}
32
33/* Return 1 if PCH type is WildcatPoint ULX */
34int pch_is_wpt_ulx(void)
35{
36 u16 lpcid = pch_type();
37
38 switch (lpcid) {
39 case PCH_WPT_BDW_Y_SAMPLE:
40 case PCH_WPT_BDW_Y_PREMIUM:
41 case PCH_WPT_BDW_Y_BASE:
42 return 1;
43 }
44
45 return 0;
46}
47
48u32 pch_read_soft_strap(int id)
49{
50 u32 fdoc;
51
52 fdoc = SPIBAR32(SPIBAR_FDOC);
53 fdoc &= ~0x00007ffc;
54 SPIBAR32(SPIBAR_FDOC) = fdoc;
55
56 fdoc |= 0x00004000;
57 fdoc |= id * 4;
58 SPIBAR32(SPIBAR_FDOC) = fdoc;
59
60 return SPIBAR32(SPIBAR_FDOD);
61}
62
Kyösti Mälkki55d0ab52019-09-12 15:44:28 +030063#ifndef __SIMPLE_DEVICE__
Duncan Lauriec88c54c2014-04-30 16:36:13 -070064
65/* Put device in D3Hot Power State */
Elyes HAOUAS4658a982018-09-20 08:46:35 +020066static void pch_enable_d3hot(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070067{
68 u32 reg32 = pci_read_config32(dev, PCH_PCS);
69 reg32 |= PCH_PCS_PS_D3HOT;
70 pci_write_config32(dev, PCH_PCS, reg32);
71}
72
Wenkai Duaec24422014-10-15 11:19:16 -070073/* RCBA function disable and posting read to flush the transaction */
74static void rcba_function_disable(u32 reg, u32 bit)
75{
76 RCBA32_OR(reg, bit);
77 RCBA32(reg);
78}
79
Martin Rothde7ed6f2014-12-07 14:58:18 -070080/* Set bit in Function Disable register to hide this device */
Elyes HAOUAS4658a982018-09-20 08:46:35 +020081void pch_disable_devfn(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070082{
83 switch (dev->path.pci.devfn) {
Duncan Laurie61680272014-05-05 12:42:35 -050084 case PCH_DEVFN_ADSP: /* Audio DSP */
Wenkai Duaec24422014-10-15 11:19:16 -070085 rcba_function_disable(FD, PCH_DISABLE_ADSPD);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070086 break;
Duncan Laurie61680272014-05-05 12:42:35 -050087 case PCH_DEVFN_XHCI: /* XHCI */
Wenkai Duaec24422014-10-15 11:19:16 -070088 rcba_function_disable(FD, PCH_DISABLE_XHCI);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070089 break;
Duncan Laurie61680272014-05-05 12:42:35 -050090 case PCH_DEVFN_SDMA: /* DMA */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070091 pch_enable_d3hot(dev);
92 pch_iobp_update(SIO_IOBP_FUNCDIS0, ~0UL, SIO_IOBP_FUNCDIS_DIS);
93 break;
Duncan Laurie61680272014-05-05 12:42:35 -050094 case PCH_DEVFN_I2C0: /* I2C0 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070095 pch_enable_d3hot(dev);
96 pch_iobp_update(SIO_IOBP_FUNCDIS1, ~0UL, SIO_IOBP_FUNCDIS_DIS);
97 break;
Duncan Laurie61680272014-05-05 12:42:35 -050098 case PCH_DEVFN_I2C1: /* I2C1 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070099 pch_enable_d3hot(dev);
100 pch_iobp_update(SIO_IOBP_FUNCDIS2, ~0UL, SIO_IOBP_FUNCDIS_DIS);
101 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500102 case PCH_DEVFN_SPI0: /* SPI0 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700103 pch_enable_d3hot(dev);
104 pch_iobp_update(SIO_IOBP_FUNCDIS3, ~0UL, SIO_IOBP_FUNCDIS_DIS);
105 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500106 case PCH_DEVFN_SPI1: /* SPI1 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700107 pch_enable_d3hot(dev);
108 pch_iobp_update(SIO_IOBP_FUNCDIS4, ~0UL, SIO_IOBP_FUNCDIS_DIS);
109 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500110 case PCH_DEVFN_UART0: /* UART0 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700111 pch_enable_d3hot(dev);
112 pch_iobp_update(SIO_IOBP_FUNCDIS5, ~0UL, SIO_IOBP_FUNCDIS_DIS);
113 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500114 case PCH_DEVFN_UART1: /* UART1 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700115 pch_enable_d3hot(dev);
116 pch_iobp_update(SIO_IOBP_FUNCDIS6, ~0UL, SIO_IOBP_FUNCDIS_DIS);
117 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500118 case PCH_DEVFN_ME: /* MEI #1 */
Wenkai Duaec24422014-10-15 11:19:16 -0700119 rcba_function_disable(FD2, PCH_DISABLE_MEI1);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700120 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500121 case PCH_DEVFN_ME_2: /* MEI #2 */
Wenkai Duaec24422014-10-15 11:19:16 -0700122 rcba_function_disable(FD2, PCH_DISABLE_MEI2);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700123 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500124 case PCH_DEVFN_ME_IDER: /* IDE-R */
Wenkai Duaec24422014-10-15 11:19:16 -0700125 rcba_function_disable(FD2, PCH_DISABLE_IDER);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700126 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500127 case PCH_DEVFN_ME_KT: /* KT */
Wenkai Duaec24422014-10-15 11:19:16 -0700128 rcba_function_disable(FD2, PCH_DISABLE_KT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700129 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500130 case PCH_DEVFN_SDIO: /* SDIO */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700131 pch_enable_d3hot(dev);
132 pch_iobp_update(SIO_IOBP_FUNCDIS7, ~0UL, SIO_IOBP_FUNCDIS_DIS);
133 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500134 case PCH_DEVFN_GBE: /* Gigabit Ethernet */
Wenkai Duaec24422014-10-15 11:19:16 -0700135 rcba_function_disable(BUC, PCH_DISABLE_GBE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700136 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500137 case PCH_DEVFN_HDA: /* HD Audio Controller */
Wenkai Duaec24422014-10-15 11:19:16 -0700138 rcba_function_disable(FD, PCH_DISABLE_HD_AUDIO);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700139 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500140 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 0): /* PCI Express Root Port 1 */
141 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 1): /* PCI Express Root Port 2 */
142 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 2): /* PCI Express Root Port 3 */
143 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 3): /* PCI Express Root Port 4 */
144 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 4): /* PCI Express Root Port 5 */
145 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 5): /* PCI Express Root Port 6 */
146 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 6): /* PCI Express Root Port 7 */
147 case PCI_DEVFN(PCH_DEV_SLOT_PCIE, 7): /* PCI Express Root Port 8 */
Wenkai Duaec24422014-10-15 11:19:16 -0700148 rcba_function_disable(FD,
149 PCH_DISABLE_PCIE(PCI_FUNC(dev->path.pci.devfn)));
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700150 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500151 case PCH_DEVFN_EHCI: /* EHCI #1 */
Wenkai Duaec24422014-10-15 11:19:16 -0700152 rcba_function_disable(FD, PCH_DISABLE_EHCI1);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700153 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500154 case PCH_DEVFN_LPC: /* LPC */
Wenkai Duaec24422014-10-15 11:19:16 -0700155 rcba_function_disable(FD, PCH_DISABLE_LPC);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700156 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500157 case PCH_DEVFN_SATA: /* SATA #1 */
Wenkai Duaec24422014-10-15 11:19:16 -0700158 rcba_function_disable(FD, PCH_DISABLE_SATA1);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700159 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500160 case PCH_DEVFN_SMBUS: /* SMBUS */
Wenkai Duaec24422014-10-15 11:19:16 -0700161 rcba_function_disable(FD, PCH_DISABLE_SMBUS);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700162 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500163 case PCH_DEVFN_SATA2: /* SATA #2 */
Wenkai Duaec24422014-10-15 11:19:16 -0700164 rcba_function_disable(FD, PCH_DISABLE_SATA2);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700165 break;
Duncan Laurie61680272014-05-05 12:42:35 -0500166 case PCH_DEVFN_THERMAL: /* Thermal Subsystem */
Wenkai Duaec24422014-10-15 11:19:16 -0700167 rcba_function_disable(FD, PCH_DISABLE_THERMAL);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700168 break;
169 }
170}
171
Elyes HAOUAS4658a982018-09-20 08:46:35 +0200172void broadwell_pch_enable_dev(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700173{
174 u32 reg32;
175
Duncan Laurie61680272014-05-05 12:42:35 -0500176 /* These devices need special enable/disable handling */
177 switch (PCI_SLOT(dev->path.pci.devfn)) {
178 case PCH_DEV_SLOT_PCIE:
179 case PCH_DEV_SLOT_EHCI:
180 case PCH_DEV_SLOT_HDA:
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700181 return;
Duncan Laurie61680272014-05-05 12:42:35 -0500182 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700183
184 if (!dev->enabled) {
185 printk(BIOS_DEBUG, "%s: Disabling device\n", dev_path(dev));
186
187 /* Ensure memory, io, and bus master are all disabled */
188 reg32 = pci_read_config32(dev, PCI_COMMAND);
189 reg32 &= ~(PCI_COMMAND_MASTER |
190 PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
191 pci_write_config32(dev, PCI_COMMAND, reg32);
192
193 /* Disable this device if possible */
194 pch_disable_devfn(dev);
195 } else {
196 /* Enable SERR */
197 reg32 = pci_read_config32(dev, PCI_COMMAND);
198 reg32 |= PCI_COMMAND_SERR;
199 pci_write_config32(dev, PCI_COMMAND, reg32);
200 }
201}
202
203#endif