blob: 244ce7c10d4e5ebeeadb9867e31bf35bba4ff9ee [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer155e9b52012-04-27 23:19:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020019#include <timestamp.h>
20#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020022#include <device/pci_def.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020023#include <cpu/x86/lapic.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020024#include <cbfs.h>
Kyösti Mälkki6722f8d2014-06-16 09:14:49 +030025#include <arch/acpi.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020026#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030027#include <bootmode.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110028#include <northbridge/intel/sandybridge/sandybridge.h>
29#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +010030#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110031#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010032#include <southbridge/intel/common/gpio.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010033#include <halt.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020034#include "option_table.h"
Martin Roth43927ba2017-06-24 21:54:33 -060035#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Edward O'Callaghan74834e02015-01-04 04:17:35 +110036#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020037#endif
Stefan Reinauer155e9b52012-04-27 23:19:58 +020038
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010039void pch_enable_lpc(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020040{
41 /* Set COM1/COM2 decode range */
42 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
43
Martin Roth43927ba2017-06-24 21:54:33 -060044#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020045 /* Enable SuperIO + EC + KBC + COM1 + lpc47n207 config*/
46 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | MC_LPC_EN |
47 KBC_LPC_EN | CNF2_LPC_EN | COMA_LPC_EN);
48
49 /* map full 256 bytes at 0x1600 to the LPC bus */
50 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
51
52 try_enabling_LPC47N207_uart();
53#else
54 /* Enable SuperIO + EC + KBC */
55 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | MC_LPC_EN |
56 KBC_LPC_EN);
57#endif
58}
59
Nico Huberff4025c2018-01-14 12:34:43 +010060void mainboard_rcba_config(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020061{
Kyösti Mälkki6f499062015-06-06 11:52:24 +030062 /*
63 * GFX INTA -> PIRQA (MSI)
64 * D28IP_P1IP WLAN INTA -> PIRQB
65 * D28IP_P4IP ETH0 INTB -> PIRQC (MSI)
66 * D29IP_E1P EHCI1 INTA -> PIRQD
67 * D26IP_E2P EHCI2 INTA -> PIRQB
68 * D31IP_SIP SATA INTA -> PIRQA (MSI)
69 * D31IP_SMIP SMBUS INTC -> PIRQH
70 * D31IP_TTIP THRT INTB -> PIRQG
71 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
72 *
73 * LIGHTSENSOR -> PIRQE (Edge Triggered)
74 * TRACKPAD -> PIRQF (Edge Triggered)
75 */
76
77 /* Device interrupt pin register (board specific) */
78 RCBA32(D31IP) = (INTB << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
79 (INTC << D31IP_SMIP) | (INTA << D31IP_SIP);
80 RCBA32(D30IP) = (NOINT << D30IP_PIP);
81 RCBA32(D29IP) = (INTA << D29IP_E1P);
82 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
83 (INTB << D28IP_P4IP);
84 RCBA32(D27IP) = (INTA << D27IP_ZIP);
85 RCBA32(D26IP) = (INTA << D26IP_E2P);
86 RCBA32(D25IP) = (NOINT << D25IP_LIP);
87 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
88
89 /* Device interrupt route registers */
90 DIR_ROUTE(D31IR, PIRQA, PIRQG, PIRQH, PIRQB);
91 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQG, PIRQH);
92 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
93 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
94 DIR_ROUTE(D26IR, PIRQB, PIRQC, PIRQD, PIRQA);
95 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
96 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
Stefan Reinauer155e9b52012-04-27 23:19:58 +020097
98 /* Enable IOAPIC (generic) */
Arthur Heymans58a89532018-06-12 22:58:19 +020099 RCBA16(OIC) = 0x0100;
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200100 /* PCH BWG says to read back the IOAPIC enable register */
Arthur Heymans58a89532018-06-12 22:58:19 +0200101 (void) RCBA16(OIC);
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200102}
103
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100104static const uint8_t *locate_spd(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200105{
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200106 typedef const uint8_t spd_blob[256];
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200107 spd_blob *spd_data;
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100108 size_t spd_file_len;
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200109
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200110 u32 gp_lvl2 = inl(DEFAULT_GPIOBASE + 0x38);
111 u8 gpio33, gpio41, gpio49;
112 gpio33 = (gp_lvl2 >> (33-32)) & 1;
113 gpio41 = (gp_lvl2 >> (41-32)) & 1;
114 gpio49 = (gp_lvl2 >> (49-32)) & 1;
115 printk(BIOS_DEBUG, "Memory Straps:\n");
116 printk(BIOS_DEBUG, " - memory capacity %dGB\n",
117 gpio33 ? 2 : 1);
118 printk(BIOS_DEBUG, " - die revision %d\n",
119 gpio41 ? 2 : 1);
120 printk(BIOS_DEBUG, " - vendor %s\n",
121 gpio49 ? "Samsung" : "Other");
122
123 int spd_index = 0;
124
125 switch ((gpio49 << 2) | (gpio41 << 1) | gpio33) {
126 case 0: // Other 1G Rev 1
127 spd_index = 0;
128 break;
129 case 2: // Other 1G Rev 2
130 spd_index = 1;
131 break;
132 case 1: // Other 2G Rev 1
133 case 3: // Other 2G Rev 2
134 spd_index = 2;
135 break;
136 case 4: // Samsung 1G Rev 1
137 spd_index = 3;
138 break;
139 case 6: // Samsung 1G Rev 2
140 spd_index = 4;
141 break;
142 case 5: // Samsung 2G Rev 1
143 case 7: // Samsung 2G Rev 2
144 spd_index = 5;
145 break;
146 }
147
Aaron Durbin899d13d2015-05-15 23:39:23 -0500148 spd_data = cbfs_boot_map_with_leak("spd.bin", CBFS_TYPE_SPD,
149 &spd_file_len);
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100150 if (!spd_data)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200151 die("SPD data not found.");
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100152 if (spd_file_len < (spd_index + 1) * 256)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200153 die("Missing SPD data.");
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200154 // leave onboard dimm address at f0, and copy spd data there.
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100155 return spd_data[spd_index];
156}
157
158void mainboard_fill_pei_data(struct pei_data *pei_data)
159{
160 struct pei_data pei_data_template = {
161 .pei_version = PEI_VERSION,
162 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
163 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
164 .epbar = DEFAULT_EPBAR,
165 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
166 .smbusbar = SMBUS_IO_BASE,
167 .wdbbar = 0x4000000,
168 .wdbsize = 0x1000,
169 .hpet_address = CONFIG_HPET_ADDRESS,
170 .rcba = (uintptr_t)DEFAULT_RCBABASE,
171 .pmbase = DEFAULT_PMBASE,
172 .gpiobase = DEFAULT_GPIOBASE,
173 .thermalbase = 0xfed08000,
174 .system_type = 0, // 0 Mobile, 1 Desktop/Server
175 .tseg_size = CONFIG_SMM_TSEG_SIZE,
176 .spd_addresses = { 0xa0, 0x00,0x00,0x00 },
177 .ts_addresses = { 0x30, 0x00, 0x00, 0x00 },
178 .ec_present = 1,
179 // 0 = leave channel enabled
180 // 1 = disable dimm 0 on channel
181 // 2 = disable dimm 1 on channel
182 // 3 = disable dimm 0+1 on channel
183 .dimm_channel0_disabled = 2,
184 .dimm_channel1_disabled = 2,
185 .max_ddr3_freq = 1333,
186 .usb_port_config = {
187 { 1, 0, 0x0080 }, /* P0: Port 0 (OC0) */
188 { 1, 1, 0x0080 }, /* P1: Port 1 (OC1) */
189 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
190 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
191 { 0, 0, 0x0000 }, /* P4: Empty */
192 { 0, 0, 0x0000 }, /* P5: Empty */
193 { 0, 0, 0x0000 }, /* P6: Empty */
194 { 0, 0, 0x0000 }, /* P7: Empty */
195 { 1, 4, 0x0040 }, /* P8: MINIPCIE2 (no OC) */
196 { 0, 4, 0x0000 }, /* P9: Empty */
197 { 0, 4, 0x0000 }, /* P10: Empty */
198 { 1, 4, 0x0040 }, /* P11: Camera (no OC) */
199 { 0, 4, 0x0000 }, /* P12: Empty */
200 { 0, 4, 0x0000 }, /* P13: Empty */
201 },
202 };
203 *pei_data = pei_data_template;
204 // leave onboard dimm address at f0, and copy spd data there.
205 memcpy(pei_data->spd_data[0], locate_spd(), 256);
206}
207
208const struct southbridge_usb_port mainboard_usb_ports[] = {
209 /* enabled power usb oc pin */
210 { 1, 1, 0 }, /* P0: Port 0 (OC0) */
211 { 1, 1, 1 }, /* P1: Port 1 (OC1) */
212 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
213 { 1, 0, -1 }, /* P3: MMC (no OC) */
214 { 0, 0, -1 }, /* P4: Empty */
215 { 0, 0, -1 }, /* P5: Empty */
216 { 0, 0, -1 }, /* P6: Empty */
217 { 0, 0, -1 }, /* P7: Empty */
218 { 1, 0, -1 }, /* P8: MINIPCIE2 (no OC) */
219 { 0, 0, -1 }, /* P9: Empty */
220 { 0, 0, -1 }, /* P10: Empty */
221 { 1, 0, -1 }, /* P11: Camera (no OC) */
222 { 0, 0, -1 }, /* P12: Empty */
223 { 0, 0, -1 }, /* P13: Empty */
224};
225
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200226void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100227{
Patrick Rudolph25852092016-04-07 18:51:12 +0200228 /* get onboard dimm spd */
Kyösti Mälkki38ab6f22016-10-01 12:54:01 +0300229 memcpy(&spd[2], locate_spd(), 256);
Patrick Rudolph25852092016-04-07 18:51:12 +0200230 /* read removable dimm spd */
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200231 read_spd(&spd[0], 0x50, id_only);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100232}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200233
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100234void mainboard_early_init(int s3resume)
235{
236 init_bootmode_straps();
237}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200238
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100239int mainboard_should_reset_usb(int s3resume)
240{
241 return !s3resume;
242}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200243
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100244void mainboard_config_superio(void)
245{
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200246}