blob: cea206a02b39ce59de6f7f175978ae8b3b86a28f [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer155e9b52012-04-27 23:19:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
19#include <lib.h>
20#include <timestamp.h>
21#include <arch/io.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020022#include <device/pci_def.h>
23#include <device/pnp_def.h>
24#include <cpu/x86/lapic.h>
25#include <pc80/mc146818rtc.h>
26#include <cbfs.h>
Kyösti Mälkki6722f8d2014-06-16 09:14:49 +030027#include <arch/acpi.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020028#include <cbmem.h>
29#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030030#include <bootmode.h>
Philipp Deppenwiesec07f8fb2018-02-27 19:40:52 +010031#include <security/tpm/tspi.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110032#include <northbridge/intel/sandybridge/sandybridge.h>
33#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +010034#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010036#include <southbridge/intel/common/gpio.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020037#include <arch/cpu.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020038#include <cpu/x86/msr.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010039#include <halt.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020040#include "option_table.h"
Martin Roth43927ba2017-06-24 21:54:33 -060041#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Edward O'Callaghan74834e02015-01-04 04:17:35 +110042#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020043#endif
Stefan Reinauer155e9b52012-04-27 23:19:58 +020044
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010045void pch_enable_lpc(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020046{
47 /* Set COM1/COM2 decode range */
48 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
49
Martin Roth43927ba2017-06-24 21:54:33 -060050#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020051 /* Enable SuperIO + EC + KBC + COM1 + lpc47n207 config*/
52 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | MC_LPC_EN |
53 KBC_LPC_EN | CNF2_LPC_EN | COMA_LPC_EN);
54
55 /* map full 256 bytes at 0x1600 to the LPC bus */
56 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
57
58 try_enabling_LPC47N207_uart();
59#else
60 /* Enable SuperIO + EC + KBC */
61 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | MC_LPC_EN |
62 KBC_LPC_EN);
63#endif
64}
65
Nico Huberff4025c2018-01-14 12:34:43 +010066void mainboard_rcba_config(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020067{
Kyösti Mälkki6f499062015-06-06 11:52:24 +030068 /*
69 * GFX INTA -> PIRQA (MSI)
70 * D28IP_P1IP WLAN INTA -> PIRQB
71 * D28IP_P4IP ETH0 INTB -> PIRQC (MSI)
72 * D29IP_E1P EHCI1 INTA -> PIRQD
73 * D26IP_E2P EHCI2 INTA -> PIRQB
74 * D31IP_SIP SATA INTA -> PIRQA (MSI)
75 * D31IP_SMIP SMBUS INTC -> PIRQH
76 * D31IP_TTIP THRT INTB -> PIRQG
77 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
78 *
79 * LIGHTSENSOR -> PIRQE (Edge Triggered)
80 * TRACKPAD -> PIRQF (Edge Triggered)
81 */
82
83 /* Device interrupt pin register (board specific) */
84 RCBA32(D31IP) = (INTB << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
85 (INTC << D31IP_SMIP) | (INTA << D31IP_SIP);
86 RCBA32(D30IP) = (NOINT << D30IP_PIP);
87 RCBA32(D29IP) = (INTA << D29IP_E1P);
88 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
89 (INTB << D28IP_P4IP);
90 RCBA32(D27IP) = (INTA << D27IP_ZIP);
91 RCBA32(D26IP) = (INTA << D26IP_E2P);
92 RCBA32(D25IP) = (NOINT << D25IP_LIP);
93 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
94
95 /* Device interrupt route registers */
96 DIR_ROUTE(D31IR, PIRQA, PIRQG, PIRQH, PIRQB);
97 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQG, PIRQH);
98 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
99 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
100 DIR_ROUTE(D26IR, PIRQB, PIRQC, PIRQD, PIRQA);
101 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
102 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200103
104 /* Enable IOAPIC (generic) */
Arthur Heymans58a89532018-06-12 22:58:19 +0200105 RCBA16(OIC) = 0x0100;
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200106 /* PCH BWG says to read back the IOAPIC enable register */
Arthur Heymans58a89532018-06-12 22:58:19 +0200107 (void) RCBA16(OIC);
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200108}
109
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100110static const uint8_t *locate_spd(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200111{
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200112 typedef const uint8_t spd_blob[256];
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200113 spd_blob *spd_data;
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100114 size_t spd_file_len;
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200115
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200116 u32 gp_lvl2 = inl(DEFAULT_GPIOBASE + 0x38);
117 u8 gpio33, gpio41, gpio49;
118 gpio33 = (gp_lvl2 >> (33-32)) & 1;
119 gpio41 = (gp_lvl2 >> (41-32)) & 1;
120 gpio49 = (gp_lvl2 >> (49-32)) & 1;
121 printk(BIOS_DEBUG, "Memory Straps:\n");
122 printk(BIOS_DEBUG, " - memory capacity %dGB\n",
123 gpio33 ? 2 : 1);
124 printk(BIOS_DEBUG, " - die revision %d\n",
125 gpio41 ? 2 : 1);
126 printk(BIOS_DEBUG, " - vendor %s\n",
127 gpio49 ? "Samsung" : "Other");
128
129 int spd_index = 0;
130
131 switch ((gpio49 << 2) | (gpio41 << 1) | gpio33) {
132 case 0: // Other 1G Rev 1
133 spd_index = 0;
134 break;
135 case 2: // Other 1G Rev 2
136 spd_index = 1;
137 break;
138 case 1: // Other 2G Rev 1
139 case 3: // Other 2G Rev 2
140 spd_index = 2;
141 break;
142 case 4: // Samsung 1G Rev 1
143 spd_index = 3;
144 break;
145 case 6: // Samsung 1G Rev 2
146 spd_index = 4;
147 break;
148 case 5: // Samsung 2G Rev 1
149 case 7: // Samsung 2G Rev 2
150 spd_index = 5;
151 break;
152 }
153
Aaron Durbin899d13d2015-05-15 23:39:23 -0500154 spd_data = cbfs_boot_map_with_leak("spd.bin", CBFS_TYPE_SPD,
155 &spd_file_len);
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100156 if (!spd_data)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200157 die("SPD data not found.");
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100158 if (spd_file_len < (spd_index + 1) * 256)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200159 die("Missing SPD data.");
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200160 // leave onboard dimm address at f0, and copy spd data there.
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100161 return spd_data[spd_index];
162}
163
164void mainboard_fill_pei_data(struct pei_data *pei_data)
165{
166 struct pei_data pei_data_template = {
167 .pei_version = PEI_VERSION,
168 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
169 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
170 .epbar = DEFAULT_EPBAR,
171 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
172 .smbusbar = SMBUS_IO_BASE,
173 .wdbbar = 0x4000000,
174 .wdbsize = 0x1000,
175 .hpet_address = CONFIG_HPET_ADDRESS,
176 .rcba = (uintptr_t)DEFAULT_RCBABASE,
177 .pmbase = DEFAULT_PMBASE,
178 .gpiobase = DEFAULT_GPIOBASE,
179 .thermalbase = 0xfed08000,
180 .system_type = 0, // 0 Mobile, 1 Desktop/Server
181 .tseg_size = CONFIG_SMM_TSEG_SIZE,
182 .spd_addresses = { 0xa0, 0x00,0x00,0x00 },
183 .ts_addresses = { 0x30, 0x00, 0x00, 0x00 },
184 .ec_present = 1,
185 // 0 = leave channel enabled
186 // 1 = disable dimm 0 on channel
187 // 2 = disable dimm 1 on channel
188 // 3 = disable dimm 0+1 on channel
189 .dimm_channel0_disabled = 2,
190 .dimm_channel1_disabled = 2,
191 .max_ddr3_freq = 1333,
192 .usb_port_config = {
193 { 1, 0, 0x0080 }, /* P0: Port 0 (OC0) */
194 { 1, 1, 0x0080 }, /* P1: Port 1 (OC1) */
195 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
196 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
197 { 0, 0, 0x0000 }, /* P4: Empty */
198 { 0, 0, 0x0000 }, /* P5: Empty */
199 { 0, 0, 0x0000 }, /* P6: Empty */
200 { 0, 0, 0x0000 }, /* P7: Empty */
201 { 1, 4, 0x0040 }, /* P8: MINIPCIE2 (no OC) */
202 { 0, 4, 0x0000 }, /* P9: Empty */
203 { 0, 4, 0x0000 }, /* P10: Empty */
204 { 1, 4, 0x0040 }, /* P11: Camera (no OC) */
205 { 0, 4, 0x0000 }, /* P12: Empty */
206 { 0, 4, 0x0000 }, /* P13: Empty */
207 },
208 };
209 *pei_data = pei_data_template;
210 // leave onboard dimm address at f0, and copy spd data there.
211 memcpy(pei_data->spd_data[0], locate_spd(), 256);
212}
213
214const struct southbridge_usb_port mainboard_usb_ports[] = {
215 /* enabled power usb oc pin */
216 { 1, 1, 0 }, /* P0: Port 0 (OC0) */
217 { 1, 1, 1 }, /* P1: Port 1 (OC1) */
218 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
219 { 1, 0, -1 }, /* P3: MMC (no OC) */
220 { 0, 0, -1 }, /* P4: Empty */
221 { 0, 0, -1 }, /* P5: Empty */
222 { 0, 0, -1 }, /* P6: Empty */
223 { 0, 0, -1 }, /* P7: Empty */
224 { 1, 0, -1 }, /* P8: MINIPCIE2 (no OC) */
225 { 0, 0, -1 }, /* P9: Empty */
226 { 0, 0, -1 }, /* P10: Empty */
227 { 1, 0, -1 }, /* P11: Camera (no OC) */
228 { 0, 0, -1 }, /* P12: Empty */
229 { 0, 0, -1 }, /* P13: Empty */
230};
231
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200232void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100233{
Patrick Rudolph25852092016-04-07 18:51:12 +0200234 /* get onboard dimm spd */
Kyösti Mälkki38ab6f22016-10-01 12:54:01 +0300235 memcpy(&spd[2], locate_spd(), 256);
Patrick Rudolph25852092016-04-07 18:51:12 +0200236 /* read removable dimm spd */
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200237 read_spd(&spd[0], 0x50, id_only);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100238}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200239
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100240void mainboard_early_init(int s3resume)
241{
242 init_bootmode_straps();
243}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200244
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100245int mainboard_should_reset_usb(int s3resume)
246{
247 return !s3resume;
248}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200249
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100250void mainboard_config_superio(void)
251{
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200252}