blob: 81ad9dd6a40a626012431f7afd57e772e4498458 [file] [log] [blame]
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
4#include <console/console.h>
Jeremy Compostellaa6a5b252023-09-07 10:08:35 -07005#include <cpu/intel/common/common.h>
Subrata Banika3ad3192022-09-08 09:38:08 -07006#include <cpu/intel/cpu_ids.h>
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -07007#include <cpu/x86/msr.h>
8#include <device/device.h>
zhaojohna923a432022-09-22 20:33:57 -07009#include <drivers/wifi/generic/wifi.h>
Subrata Banike88bee72022-06-27 16:51:44 +053010#include <fsp/fsp_debug_event.h>
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070011#include <fsp/util.h>
Pratikkumar Prajapati10bd2a22023-06-05 18:18:16 -070012#include <intelbasecode/ramtop.h>
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070013#include <intelblocks/cpulib.h>
14#include <intelblocks/pcie_rp.h>
Eran Mitrani222903e2022-12-19 11:27:10 -080015#include <option.h>
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070016#include <soc/gpio_soc_defs.h>
17#include <soc/iomap.h>
18#include <soc/msr.h>
19#include <soc/pci_devs.h>
20#include <soc/pcie.h>
21#include <soc/romstage.h>
22#include <soc/soc_chip.h>
23#include <soc/soc_info.h>
24#include <string.h>
25
26#define FSP_CLK_NOTUSED 0xFF
27#define FSP_CLK_LAN 0x70
28#define FSP_CLK_FREE_RUNNING 0x80
29
30static void pcie_rp_init(FSP_M_CONFIG *m_cfg, uint32_t en_mask,
31 const struct pcie_rp_config *cfg, size_t cfg_count)
32{
33 size_t i;
Subrata Banik3eac0492022-12-06 13:48:44 +053034 static unsigned int clk_req_mapping = 0;
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070035
36 for (i = 0; i < cfg_count; i++) {
Subrata Banikc0f4b122022-12-06 14:03:07 +053037 if (CONFIG(SOC_INTEL_COMPLIANCE_TEST_MODE)) {
38 m_cfg->PcieClkSrcUsage[i] = FSP_CLK_FREE_RUNNING;
39 continue;
40 }
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070041 if (!(en_mask & BIT(i)))
42 continue;
43 if (cfg[i].flags & PCIE_RP_CLK_SRC_UNUSED)
44 continue;
Subrata Banik64dd9d02022-12-06 13:55:01 +053045 if (!cfg[i].flags && cfg[i].clk_src == 0 && cfg[i].clk_req == 0) {
46 printk(BIOS_WARNING, "Missing root port clock structure definition\n");
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070047 continue;
Subrata Banik64dd9d02022-12-06 13:55:01 +053048 }
Subrata Banik3eac0492022-12-06 13:48:44 +053049 if (clk_req_mapping & (1 << cfg[i].clk_req))
50 printk(BIOS_WARNING, "Found overlapped clkreq assignment on clk req %d\n"
51 , cfg[i].clk_req);
52 if (!(cfg[i].flags & PCIE_RP_CLK_REQ_UNUSED)) {
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070053 m_cfg->PcieClkSrcClkReq[cfg[i].clk_src] = cfg[i].clk_req;
Subrata Banik3eac0492022-12-06 13:48:44 +053054 clk_req_mapping |= 1 << cfg[i].clk_req;
55 }
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070056 m_cfg->PcieClkSrcUsage[cfg[i].clk_src] = i;
57 }
58}
59
60static void fill_fspm_pcie_rp_params(FSP_M_CONFIG *m_cfg,
61 const struct soc_intel_meteorlake_config *config)
62{
63 /* Disable all PCIe clock sources by default. And set RP irrelevant clock. */
64 unsigned int i;
65 uint8_t max_clock = get_max_pcie_clock();
66
67 for (i = 0; i < max_clock; i++) {
68 if (config->pcie_clk_config_flag[i] & PCIE_CLK_FREE_RUNNING)
69 m_cfg->PcieClkSrcUsage[i] = FSP_CLK_FREE_RUNNING;
70 else if (config->pcie_clk_config_flag[i] & PCIE_CLK_LAN)
71 m_cfg->PcieClkSrcUsage[i] = FSP_CLK_LAN;
72 else
73 m_cfg->PcieClkSrcUsage[i] = FSP_CLK_NOTUSED;
74 m_cfg->PcieClkSrcClkReq[i] = FSP_CLK_NOTUSED;
75 }
76
77 /* PCIE ports */
Subrata Banik3a183bc2023-06-20 20:29:29 +053078 if (CONFIG(SOC_INTEL_METEORLAKE_U_H)) {
Subrata Banik53d7e702023-06-02 16:07:25 +053079 m_cfg->PcieRpEnableMask = pcie_rp_enable_mask(get_pcie_rp_table());
80 m_cfg->PchPcieRpEnableMask = 0; /* Don't care about PCH PCIE RP Mask */
81 pcie_rp_init(m_cfg, m_cfg->PcieRpEnableMask, config->pcie_rp,
82 get_max_pcie_port());
83 } else {
84 /*
85 * FIXME: Implement PCIe RP mask for `PchPcieRpEnableMask` and
86 * perform pcie_rp_init().
87 */
88 m_cfg->PcieRpEnableMask = 0; /* Don't care about SOC/IOE PCIE RP Mask */
89 }
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -070090}
91
92static void fill_fspm_igd_params(FSP_M_CONFIG *m_cfg,
93 const struct soc_intel_meteorlake_config *config)
94{
95 unsigned int i;
96 const struct ddi_port_upds {
97 uint8_t *ddc;
98 uint8_t *hpd;
99 } ddi_port_upds[] = {
100 [DDI_PORT_A] = {&m_cfg->DdiPortADdc, &m_cfg->DdiPortAHpd},
101 [DDI_PORT_B] = {&m_cfg->DdiPortBDdc, &m_cfg->DdiPortBHpd},
102 [DDI_PORT_C] = {&m_cfg->DdiPortCDdc, &m_cfg->DdiPortCHpd},
103 [DDI_PORT_1] = {&m_cfg->DdiPort1Ddc, &m_cfg->DdiPort1Hpd},
104 [DDI_PORT_2] = {&m_cfg->DdiPort2Ddc, &m_cfg->DdiPort2Hpd},
105 [DDI_PORT_3] = {&m_cfg->DdiPort3Ddc, &m_cfg->DdiPort3Hpd},
106 [DDI_PORT_4] = {&m_cfg->DdiPort4Ddc, &m_cfg->DdiPort4Hpd},
107 };
108 m_cfg->InternalGfx = !CONFIG(SOC_INTEL_DISABLE_IGD) && is_devfn_enabled(PCI_DEVFN_IGD);
109 if (m_cfg->InternalGfx) {
110 /* IGD is enabled, set IGD stolen size to 64MB. */
111 m_cfg->IgdDvmt50PreAlloc = IGD_SM_64MB;
112 /* DP port config */
113 m_cfg->DdiPortAConfig = config->ddi_port_A_config;
114 m_cfg->DdiPortBConfig = config->ddi_port_B_config;
115 for (i = 0; i < ARRAY_SIZE(ddi_port_upds); i++) {
116 *ddi_port_upds[i].ddc = !!(config->ddi_ports_config[i] &
117 DDI_ENABLE_DDC);
118 *ddi_port_upds[i].hpd = !!(config->ddi_ports_config[i] &
119 DDI_ENABLE_HPD);
120 }
121 } else {
122 /* IGD is disabled, skip IGD init in FSP. */
123 m_cfg->IgdDvmt50PreAlloc = 0;
124 /* DP port config */
125 m_cfg->DdiPortAConfig = 0;
126 m_cfg->DdiPortBConfig = 0;
127 for (i = 0; i < ARRAY_SIZE(ddi_port_upds); i++) {
128 *ddi_port_upds[i].ddc = 0;
129 *ddi_port_upds[i].hpd = 0;
130 }
131 }
132}
133
134static void fill_fspm_mrc_params(FSP_M_CONFIG *m_cfg,
135 const struct soc_intel_meteorlake_config *config)
136{
Bora Guvendik9f15dee2023-05-15 14:28:44 -0700137 unsigned int i;
138
Subrata Banik289f9a52023-01-20 21:38:05 +0530139 m_cfg->SaGv = config->sagv;
Bora Guvendik9f15dee2023-05-15 14:28:44 -0700140
Subrata Banika1933082023-05-22 14:22:37 +0530141 if (m_cfg->SaGv) {
142 /*
143 * Set SaGv work points after reviewing the power and performance impact
144 * with SaGv set to 1 (Enabled) and various work points between 0-3 being
145 * enabled.
146 */
147 if (config->sagv_wp_bitmap)
148 m_cfg->SaGvWpMask = config->sagv_wp_bitmap;
149 else
150 m_cfg->SaGvWpMask = SAGV_POINTS_0_1_2_3;
Bora Guvendik9f15dee2023-05-15 14:28:44 -0700151
152 for (i = 0; i < HOB_MAX_SAGV_POINTS; i++) {
153 m_cfg->SaGvFreq[i] = config->sagv_freq_mhz[i];
154 m_cfg->SaGvGear[i] = config->sagv_gear[i];
155 }
Subrata Banika1933082023-05-22 14:22:37 +0530156 }
157
Subrata Banik289f9a52023-01-20 21:38:05 +0530158 m_cfg->RMT = config->rmt;
Kilari Raasiebb28c52023-11-07 14:05:14 +0530159 m_cfg->RMC = 0;
160 m_cfg->MarginLimitCheck = 0;
Subrata Banik8dd962b2023-02-03 13:06:51 +0530161 /* Enable MRC Fast Boot */
162 m_cfg->MrcFastBoot = 1;
Subrata Banik9c588302023-09-22 12:45:45 +0530163 m_cfg->LowerBasicMemTestSize = config->lower_basic_mem_test_size;
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700164}
165
166static void fill_fspm_cpu_params(FSP_M_CONFIG *m_cfg,
167 const struct soc_intel_meteorlake_config *config)
168{
169 m_cfg->TsegSize = CONFIG_SMM_TSEG_SIZE;
170 /* CpuRatio Settings */
171 if (config->cpu_ratio_override)
172 m_cfg->CpuRatio = config->cpu_ratio_override;
173 else
174 /* Set CpuRatio to match existing MSR value */
175 m_cfg->CpuRatio = (rdmsr(MSR_FLEX_RATIO).lo >> 8) & 0xff;
176
177 m_cfg->PrmrrSize = get_valid_prmrr_size();
Eran Mitrani222903e2022-12-19 11:27:10 -0800178 m_cfg->HyperThreading = get_uint_option("hyper_threading", CONFIG(FSP_HYPERTHREADING));
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700179}
180
Pratikkumar Prajapati10bd2a22023-06-05 18:18:16 -0700181static void fill_tme_params(FSP_M_CONFIG *m_cfg)
182{
183 m_cfg->TmeEnable = CONFIG(INTEL_TME) && is_tme_supported();
184 if (!m_cfg->TmeEnable)
185 return;
Subrata Banikcbbfd682023-11-14 01:36:09 +0530186 m_cfg->GenerateNewTmeKey = CONFIG(TME_KEY_REGENERATION_ON_WARM_BOOT) &&
187 CONFIG(SOC_INTEL_COMMON_BASECODE_RAMTOP);
Pratikkumar Prajapati10bd2a22023-06-05 18:18:16 -0700188 if (m_cfg->GenerateNewTmeKey) {
189 uint32_t ram_top = get_ramtop_addr();
190 if (!ram_top) {
191 printk(BIOS_WARNING, "Invalid exclusion range start address. "
192 "Full memory encryption is enabled.\n");
193 return;
194 }
195 m_cfg->TmeExcludeBase = (ram_top - 16*MiB);
196 m_cfg->TmeExcludeSize = 16*MiB;
197 }
198}
199
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700200static void fill_fspm_security_params(FSP_M_CONFIG *m_cfg,
201 const struct soc_intel_meteorlake_config *config)
202{
203 /* Disable BIOS Guard */
204 m_cfg->BiosGuard = 0;
Pratikkumar Prajapati10bd2a22023-06-05 18:18:16 -0700205 fill_tme_params(m_cfg);
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700206}
207
208static void fill_fspm_uart_params(FSP_M_CONFIG *m_cfg,
209 const struct soc_intel_meteorlake_config *config)
210{
211 if (CONFIG(DRIVERS_UART_8250IO))
212 m_cfg->PcdIsaSerialUartBase = ISA_SERIAL_BASE_ADDR_3F8;
213 m_cfg->SerialIoUartDebugMode = PchSerialIoSkipInit;
214 m_cfg->SerialIoUartDebugControllerNumber = CONFIG_UART_FOR_CONSOLE;
215}
216
217static void fill_fspm_ipu_params(FSP_M_CONFIG *m_cfg,
218 const struct soc_intel_meteorlake_config *config)
219{
220 /* Image clock: disable all clocks for bypassing FSP pin mux */
221 memset(m_cfg->ImguClkOutEn, 0, sizeof(m_cfg->ImguClkOutEn));
222 /* IPU */
223 m_cfg->SaIpuEnable = is_devfn_enabled(PCI_DEVFN_IPU);
224}
225
226static void fill_fspm_smbus_params(FSP_M_CONFIG *m_cfg,
227 const struct soc_intel_meteorlake_config *config)
228{
229 m_cfg->SmbusEnable = is_devfn_enabled(PCI_DEVFN_SMBUS);
230}
231
Jay Patel310698c2023-06-01 14:01:43 -0700232static void fill_fspm_vr_config_params(FSP_M_CONFIG *m_cfg,
233 const struct soc_intel_meteorlake_config *config)
234{
235 /* FastVmode Settings for VR domains */
236 for (size_t domain = 0; domain < NUM_VR_DOMAINS; domain++) {
Subrata Banik96f7bd12023-09-02 00:53:54 +0530237 if (config->cep_enable[domain]) {
238 m_cfg->CepEnable[domain] = config->cep_enable[domain];
239 if (config->enable_fast_vmode[domain]) {
240 m_cfg->EnableFastVmode[domain] = config->enable_fast_vmode[domain];
Jay Patel310698c2023-06-01 14:01:43 -0700241 m_cfg->IccLimit[domain] = config->fast_vmode_i_trip[domain];
Subrata Banik96f7bd12023-09-02 00:53:54 +0530242 }
Jay Patel310698c2023-06-01 14:01:43 -0700243 }
Jeremy Compostellaa7a65222023-10-16 16:08:55 -0700244 if (config->ps_cur_1_threshold[domain])
245 m_cfg->Psi1Threshold[domain] = config->ps_cur_1_threshold[domain];
246 if (config->ps_cur_2_threshold[domain])
247 m_cfg->Psi2Threshold[domain] = config->ps_cur_2_threshold[domain];
248 if (config->ps_cur_3_threshold[domain])
249 m_cfg->Psi3Threshold[domain] = config->ps_cur_3_threshold[domain];
Jay Patel310698c2023-06-01 14:01:43 -0700250 }
251}
252
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700253static void fill_fspm_misc_params(FSP_M_CONFIG *m_cfg,
254 const struct soc_intel_meteorlake_config *config)
255{
256 /* Disable Lock PCU Thermal Management registers */
257 m_cfg->LockPTMregs = 0;
258
259 /* Skip CPU replacement check */
260 m_cfg->SkipCpuReplacementCheck = !config->cpu_replacement_check;
261
262 /* Skip GPIO configuration from FSP */
263 m_cfg->GpioOverride = 0x1;
Wonkyu Kime5f6ff82022-10-13 13:34:27 -0700264
265 /* Skip MBP HOB */
Kapil Porwale988cc22023-01-16 16:41:49 +0000266 m_cfg->SkipMbpHob = !CONFIG(FSP_PUBLISH_MBP_HOB);
Subrata Banikf57eb1a2023-02-10 21:04:30 +0530267
268 m_cfg->SkipExtGfxScan = config->skip_ext_gfx_scan;
Jakub Czapigabfadc782023-07-28 14:28:50 +0000269
270 /* Set PsysPmax if it is available in DT.
271 PsysPmax is in unit of 1/8 Watt */
272 if (config->psys_pmax_watts)
273 m_cfg->PsysPmax = config->psys_pmax_watts * 8;
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700274}
275
276static void fill_fspm_audio_params(FSP_M_CONFIG *m_cfg,
277 const struct soc_intel_meteorlake_config *config)
278{
279 /* Audio: HDAUDIO_LINK_MODE I2S/SNDW */
280 m_cfg->PchHdaEnable = is_devfn_enabled(PCI_DEVFN_HDA);
281 m_cfg->PchHdaDspEnable = config->pch_hda_dsp_enable;
282 m_cfg->PchHdaIDispLinkTmode = config->pch_hda_idisp_link_tmode;
283 m_cfg->PchHdaIDispLinkFrequency = config->pch_hda_idisp_link_frequency;
284 m_cfg->PchHdaIDispCodecDisconnect = !config->pch_hda_idisp_codec_enable;
Ronak Kanabarb807a1d2023-05-31 10:28:51 +0530285
286 for (int i = 0; i < MAX_HD_AUDIO_SDI_LINKS; i++)
287 m_cfg->PchHdaSdiEnable[i] = config->pch_hda_sdi_enable[i];
288
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700289 /*
290 * All the PchHdaAudioLink{Hda|Dmic|Ssp|Sndw}Enable UPDs are used by FSP only to
291 * configure GPIO pads for audio. Mainboard is expected to perform all GPIO
292 * configuration in coreboot and hence these UPDs are set to 0 to skip FSP GPIO
293 * configuration for audio pads.
294 */
295 m_cfg->PchHdaAudioLinkHdaEnable = 0;
296 memset(m_cfg->PchHdaAudioLinkDmicEnable, 0, sizeof(m_cfg->PchHdaAudioLinkDmicEnable));
297 memset(m_cfg->PchHdaAudioLinkSspEnable, 0, sizeof(m_cfg->PchHdaAudioLinkSspEnable));
298 memset(m_cfg->PchHdaAudioLinkSndwEnable, 0, sizeof(m_cfg->PchHdaAudioLinkSndwEnable));
299}
300
zhaojohna923a432022-09-22 20:33:57 -0700301static void fill_fspm_cnvi_params(FSP_M_CONFIG *m_cfg,
302 const struct soc_intel_meteorlake_config *config)
303{
304 /* CNVi DDR RFI Mitigation */
305 const struct device_path path[] = {
306 { .type = DEVICE_PATH_PCI, .pci.devfn = PCI_DEVFN_CNVI_WIFI },
307 { .type = DEVICE_PATH_GENERIC, .generic.id = 0 } };
308 const struct device *dev = find_dev_nested_path(pci_root_bus(), path,
309 ARRAY_SIZE(path));
310 if (is_dev_enabled(dev))
311 m_cfg->CnviDdrRfim = wifi_generic_cnvi_ddr_rfim_enabled(dev);
312}
313
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700314static void fill_fspm_ish_params(FSP_M_CONFIG *m_cfg,
315 const struct soc_intel_meteorlake_config *config)
316{
317 m_cfg->PchIshEnable = is_devfn_enabled(PCI_DEVFN_ISH);
318}
319
320static void fill_fspm_tcss_params(FSP_M_CONFIG *m_cfg,
321 const struct soc_intel_meteorlake_config *config)
322{
323 int i, max_port;
324
325 /* Tcss USB */
326 m_cfg->TcssXhciEn = is_devfn_enabled(PCI_DEVFN_TCSS_XHCI);
327 m_cfg->TcssXdciEn = is_devfn_enabled(PCI_DEVFN_TCSS_XDCI);
328
329 /* TCSS DMA */
330 m_cfg->TcssDma0En = is_devfn_enabled(PCI_DEVFN_TCSS_DMA0);
Ivy Jian4257e8c2022-09-12 14:42:58 +0800331 m_cfg->TcssDma1En = is_devfn_enabled(PCI_DEVFN_TCSS_DMA1);
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700332
333 /* Enable TCSS port */
334 max_port = get_max_tcss_port();
335 m_cfg->UsbTcPortEnPreMem = 0;
336 for (i = 0; i < max_port; i++)
337 if (config->tcss_ports[i].enable)
338 m_cfg->UsbTcPortEnPreMem |= BIT(i);
339}
340
341static void fill_fspm_usb4_params(FSP_M_CONFIG *m_cfg,
342 const struct soc_intel_meteorlake_config *config)
343{
Sridhar Siricillacb4d4642022-09-26 12:12:20 +0530344 m_cfg->TcssItbtPcie0En = is_devfn_enabled(PCI_DEVFN_TBT0);
345 m_cfg->TcssItbtPcie1En = is_devfn_enabled(PCI_DEVFN_TBT1);
346 m_cfg->TcssItbtPcie2En = is_devfn_enabled(PCI_DEVFN_TBT2);
347 m_cfg->TcssItbtPcie3En = is_devfn_enabled(PCI_DEVFN_TBT3);
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700348}
349
350static void fill_fspm_vtd_params(FSP_M_CONFIG *m_cfg,
351 const struct soc_intel_meteorlake_config *config)
352{
353 m_cfg->VtdDisable = 0;
354 m_cfg->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
355 m_cfg->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
356
357 /* Change VmxEnable UPD value according to ENABLE_VMX Kconfig */
358 m_cfg->VmxEnable = CONFIG(ENABLE_VMX);
359}
360
361static void fill_fspm_trace_params(FSP_M_CONFIG *m_cfg,
362 const struct soc_intel_meteorlake_config *config)
363{
364 /* Set debug probe type */
vjadeja-intel0ddeaed2022-11-03 14:48:46 +0530365 m_cfg->PlatformDebugOption = CONFIG_SOC_INTEL_METEORLAKE_DEBUG_CONSENT;
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700366
367 /* CrashLog config */
368 if (CONFIG(SOC_INTEL_CRASHLOG)) {
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700369 m_cfg->CpuCrashLogEnable = 1;
370 }
371}
372
Marx Wangbe0e6942023-10-19 15:15:22 +0800373static void fill_fspm_ibecc_params(FSP_M_CONFIG *m_cfg,
374 const struct soc_intel_meteorlake_config *config)
375{
376 /* In-Band ECC configuration */
377 if (config->ibecc.enable) {
378 m_cfg->Ibecc = config->ibecc.enable;
379 m_cfg->IbeccParity = config->ibecc.parity_en;
380 m_cfg->IbeccOperationMode = config->ibecc.mode;
381 if (m_cfg->IbeccOperationMode == IBECC_MODE_PER_REGION) {
382 FSP_ARRAY_LOAD(m_cfg->IbeccProtectedRegionEnable,
383 config->ibecc.region_enable);
384 FSP_ARRAY_LOAD(m_cfg->IbeccProtectedRegionBase,
385 config->ibecc.region_base);
386 FSP_ARRAY_LOAD(m_cfg->IbeccProtectedRegionMask,
387 config->ibecc.region_mask);
388 }
389 }
390}
391
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700392static void soc_memory_init_params(FSP_M_CONFIG *m_cfg,
393 const struct soc_intel_meteorlake_config *config)
394{
Arthur Heymans4081d6c2022-07-29 10:45:52 +0200395 void (*fill_fspm_params[])(FSP_M_CONFIG *m_cfg,
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700396 const struct soc_intel_meteorlake_config *config) = {
397 fill_fspm_igd_params,
398 fill_fspm_mrc_params,
399 fill_fspm_cpu_params,
400 fill_fspm_security_params,
401 fill_fspm_uart_params,
402 fill_fspm_ipu_params,
403 fill_fspm_smbus_params,
404 fill_fspm_misc_params,
405 fill_fspm_audio_params,
zhaojohna923a432022-09-22 20:33:57 -0700406 fill_fspm_cnvi_params,
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700407 fill_fspm_pcie_rp_params,
408 fill_fspm_ish_params,
409 fill_fspm_tcss_params,
410 fill_fspm_usb4_params,
411 fill_fspm_vtd_params,
412 fill_fspm_trace_params,
Jay Patel310698c2023-06-01 14:01:43 -0700413 fill_fspm_vr_config_params,
Marx Wangbe0e6942023-10-19 15:15:22 +0800414 fill_fspm_ibecc_params,
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700415 };
416
417 for (size_t i = 0; i < ARRAY_SIZE(fill_fspm_params); i++)
418 fill_fspm_params[i](m_cfg, config);
419}
420
421void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
422{
423 const struct soc_intel_meteorlake_config *config;
424 FSP_M_CONFIG *m_cfg = &mupd->FspmConfig;
Subrata Banike88bee72022-06-27 16:51:44 +0530425 FSPM_ARCH_UPD *arch_upd = &mupd->FspmArchUpd;
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700426
Subrata Banike88bee72022-06-27 16:51:44 +0530427 if (CONFIG(FSP_USES_CB_DEBUG_EVENT_HANDLER)) {
428 if (CONFIG(CONSOLE_SERIAL) && CONFIG(FSP_ENABLE_SERIAL_DEBUG)) {
429 enum fsp_log_level log_level = fsp_map_console_log_level();
430 arch_upd->FspEventHandler = (UINT32)((FSP_EVENT_HANDLER *)
431 fsp_debug_event_handler);
432 /* Set Serial debug message level */
433 m_cfg->PcdSerialDebugLevel = log_level;
434 /* Set MRC debug level */
435 m_cfg->SerialDebugMrcLevel = log_level;
436 } else {
437 /* Disable Serial debug message */
438 m_cfg->PcdSerialDebugLevel = 0;
439 /* Disable MRC debug message */
440 m_cfg->SerialDebugMrcLevel = 0;
441 }
442 }
Ravi Sarawadi8069b5d2022-04-10 23:36:52 -0700443 config = config_of_soc();
444
445 soc_memory_init_params(m_cfg, config);
446 mainboard_memory_init_params(mupd);
447}
448
449__weak void mainboard_memory_init_params(FSPM_UPD *memupd)
450{
451 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
452}