blob: 1a02f856ad5613a187f20040911c50d9d0639945 [file] [log] [blame]
Ed Swierkb8e53eb2008-10-13 23:18:56 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Arastra, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 *
19 */
20
Ed Swierkb8e53eb2008-10-13 23:18:56 +000021#include <stdint.h>
22#include <stdlib.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
27#include <arch/romcc_io.h>
28#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000029#include <pc80/mc146818rtc.h>
Ed Swierkb8e53eb2008-10-13 23:18:56 +000030#include "pc80/udelay_io.c"
Patrick Georgi12584e22010-05-08 09:14:51 +000031#include <console/console.h>
Stefan Reinauerc13093b2009-09-23 18:51:03 +000032#include "lib/ramtest.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000033#include "southbridge/intel/i3100/i3100_early_smbus.c"
34#include "southbridge/intel/i3100/i3100_early_lpc.c"
35#include "northbridge/intel/i3100/raminit_ep80579.h"
36#include "superio/intel/i3100/i3100.h"
37#include "cpu/x86/lapic/boot_cpu.c"
38#include "cpu/x86/mtrr/earlymtrr.c"
39#include "superio/intel/i3100/i3100_early_serial.c"
40#include "cpu/x86/bist.h"
41#include "spd.h"
42
43#define SIO_GPIO_BASE 0x680
44#define SIO_XBUS_BASE 0x4880
45
46#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D3F0 | DEVPRES_D4F0)
47
Ed Swierkb8e53eb2008-10-13 23:18:56 +000048static inline int spd_read_byte(u16 device, u8 address)
49{
50 return smbus_read_byte(device, address);
51}
52
53#include "northbridge/intel/i3100/raminit_ep80579.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000054#include "lib/generic_sdram.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000055#include "../../intel/jarrell/debug.c"
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000056#include "arch/i386/lib/stages.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000057
58/* #define TRUXTON_DEBUG */
59
60static void main(unsigned long bist)
61{
62 msr_t msr;
63 u16 perf;
64 static const struct mem_controller mch[] = {
65 {
66 .node_id = 0,
67 .f0 = PCI_DEV(0, 0x00, 0),
68 .channel0 = { (0xa<<3)|2, (0xa<<3)|3 },
69 }
70 };
71
72 if (bist == 0) {
73 /* Skip this if there was a built in self test failure */
74 early_mtrr_init();
75 if (memory_initialized()) {
Stefan Reinauerd41a0bc2010-04-09 13:33:59 +000076 skip_romstage();
Ed Swierkb8e53eb2008-10-13 23:18:56 +000077 }
78 }
79
80 /* Set up the console */
81 i3100_enable_superio();
Stefan Reinauer08670622009-06-30 15:17:49 +000082 i3100_enable_serial(I3100_SUPERIO_CONFIG_PORT, I3100_SP1, CONFIG_TTYS0_BASE);
Ed Swierkb8e53eb2008-10-13 23:18:56 +000083 uart_init();
84 console_init();
85
86 /* Prevent the TCO timer from rebooting us */
87 i3100_halt_tco_timer();
88
89 /* Halt if there was a built in self test failure */
90 report_bist_failure(bist);
91
92#ifdef TRUXTON_DEBUG
93 print_pci_devices();
94#endif
95 enable_smbus();
96 dump_spd_registers();
97
98 sdram_initialize(ARRAY_SIZE(mch), mch);
99 dump_pci_devices();
100 dump_pci_device(PCI_DEV(0, 0x00, 0));
101#ifdef TRUXTON_DEBUG
102 dump_bar14(PCI_DEV(0, 0x00, 0));
103#endif
104
105#ifdef TRUXTON_DEBUG
106 ram_fill(0x00000000, 0x02000000);
107 ram_verify(0x00000000, 0x02000000);
108#endif
109}
Stefan Reinauer798ef282010-03-29 22:08:01 +0000110