blob: b2e04be896e6a74be8b4ad12c381f9a2e984a781 [file] [log] [blame]
Ed Swierkb8e53eb2008-10-13 23:18:56 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Arastra, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 *
19 */
20
Ed Swierkb8e53eb2008-10-13 23:18:56 +000021#include <stdint.h>
22#include <stdlib.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
27#include <arch/romcc_io.h>
28#include <cpu/x86/lapic.h>
29#include "pc80/mc146818rtc_early.c"
30#include "pc80/serial.c"
31#include "pc80/udelay_io.c"
32#include "arch/i386/lib/console.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000033#include "lib/ramtest.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000034#include "southbridge/intel/i3100/i3100_early_smbus.c"
35#include "southbridge/intel/i3100/i3100_early_lpc.c"
36#include "northbridge/intel/i3100/raminit_ep80579.h"
37#include "superio/intel/i3100/i3100.h"
38#include "cpu/x86/lapic/boot_cpu.c"
39#include "cpu/x86/mtrr/earlymtrr.c"
40#include "superio/intel/i3100/i3100_early_serial.c"
41#include "cpu/x86/bist.h"
42#include "spd.h"
43
44#define SIO_GPIO_BASE 0x680
45#define SIO_XBUS_BASE 0x4880
46
47#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D3F0 | DEVPRES_D4F0)
48
49static inline void activate_spd_rom(const struct mem_controller *ctrl)
50{
51 /* nothing to do */
52}
53static inline int spd_read_byte(u16 device, u8 address)
54{
55 return smbus_read_byte(device, address);
56}
57
58#include "northbridge/intel/i3100/raminit_ep80579.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000059#include "lib/generic_sdram.c"
Ed Swierkb8e53eb2008-10-13 23:18:56 +000060#include "../../intel/jarrell/debug.c"
61
62/* #define TRUXTON_DEBUG */
63
64static void main(unsigned long bist)
65{
66 msr_t msr;
67 u16 perf;
68 static const struct mem_controller mch[] = {
69 {
70 .node_id = 0,
71 .f0 = PCI_DEV(0, 0x00, 0),
72 .channel0 = { (0xa<<3)|2, (0xa<<3)|3 },
73 }
74 };
75
76 if (bist == 0) {
77 /* Skip this if there was a built in self test failure */
78 early_mtrr_init();
79 if (memory_initialized()) {
80 asm volatile ("jmp __cpu_reset");
81 }
82 }
83
84 /* Set up the console */
85 i3100_enable_superio();
Stefan Reinauer08670622009-06-30 15:17:49 +000086 i3100_enable_serial(I3100_SUPERIO_CONFIG_PORT, I3100_SP1, CONFIG_TTYS0_BASE);
Ed Swierkb8e53eb2008-10-13 23:18:56 +000087 uart_init();
88 console_init();
89
90 /* Prevent the TCO timer from rebooting us */
91 i3100_halt_tco_timer();
92
93 /* Halt if there was a built in self test failure */
94 report_bist_failure(bist);
95
96#ifdef TRUXTON_DEBUG
97 print_pci_devices();
98#endif
99 enable_smbus();
100 dump_spd_registers();
101
102 sdram_initialize(ARRAY_SIZE(mch), mch);
103 dump_pci_devices();
104 dump_pci_device(PCI_DEV(0, 0x00, 0));
105#ifdef TRUXTON_DEBUG
106 dump_bar14(PCI_DEV(0, 0x00, 0));
107#endif
108
109#ifdef TRUXTON_DEBUG
110 ram_fill(0x00000000, 0x02000000);
111 ram_verify(0x00000000, 0x02000000);
112#endif
113}
Stefan Reinauer798ef282010-03-29 22:08:01 +0000114