blob: 91fd57d326bb72f3cb134d18fe66eb3620f5a452 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: GPL-2.0-only
2
Ritul Gurud3dae3d2022-04-04 13:33:01 +05303config SOC_AMD_REMBRANDT_BASE
4 bool
Felix Held3c44c622022-01-10 20:57:29 +01005 select ACPI_SOC_NVS
Felix Held3c44c622022-01-10 20:57:29 +01006 select ARCH_X86
7 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -07008 select CACHE_MRC_SETTINGS
Felix Held3c44c622022-01-10 20:57:29 +01009 select DRIVERS_USB_ACPI
Felix Held3c44c622022-01-10 20:57:29 +010010 select DRIVERS_USB_PCI_XHCI
11 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
12 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
13 select FSP_COMPRESS_FSP_S_LZ4
14 select GENERIC_GPIO_LIB
15 select HAVE_ACPI_TABLES
16 select HAVE_CF9_RESET
17 select HAVE_EM100_SUPPORT
18 select HAVE_FSP_GOP
19 select HAVE_SMI_HANDLER
20 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060021 select NO_DDR4
22 select NO_DDR3
23 select NO_DDR2
24 select NO_LPDDR4
Felix Held3c44c622022-01-10 20:57:29 +010025 select PARALLEL_MP_AP_WORK
26 select PLATFORM_USES_FSP2_0
27 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanianef129762022-12-22 13:07:28 -070028 select PSP_INCLUDES_HSP
Karthikeyan Ramasubramanian8ebb04c2022-07-14 17:29:06 -060029 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
Karthikeyan Ramasubramanianb2af2e32022-08-04 14:16:38 -060030 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +010031 select RESET_VECTOR_IN_RAM
32 select RTC
33 select SOC_AMD_COMMON
Fred Reitberger81d3cde2022-02-10 09:31:26 -050034 select SOC_AMD_COMMON_BLOCK_ACP_GEN2
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050035 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held70f32bb2022-02-04 16:23:47 +010036 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Tim Van Patten92443582022-08-23 16:06:33 -060037 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held665476d2022-08-03 22:18:18 +020038 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Helde23c4252023-03-07 00:03:46 +010039 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Felix Heldaf803a62022-06-22 18:22:16 +020040 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050041 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held716ccb72022-02-03 18:27:29 +010042 select SOC_AMD_COMMON_BLOCK_AOAC
Fred Reitberger8b570bd2022-09-06 12:19:38 -040043 select SOC_AMD_COMMON_BLOCK_APOB
44 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010046 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Held75739d32022-02-03 18:44:27 +010047 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020048 select SOC_AMD_COMMON_BLOCK_EMMC
Felix Heldc64f37d2022-02-12 17:30:59 +010049 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050050 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Heldc64f37d2022-02-12 17:30:59 +010051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Raul E Rangel5a5de332022-04-25 13:33:50 -060052 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE
Felix Held8e4742d2022-02-03 15:15:37 +010053 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held3bdbdb72022-02-02 22:55:34 +010054 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL
Felix Held0eef54b2022-02-04 19:28:51 +010055 select SOC_AMD_COMMON_BLOCK_IOMMU
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050056 select SOC_AMD_COMMON_BLOCK_LPC
Karthikeyan Ramasubramanian5d5f6822022-12-05 17:08:08 -070057 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held901481f2022-06-22 15:38:44 +020058 select SOC_AMD_COMMON_BLOCK_MCAX
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050059 select SOC_AMD_COMMON_BLOCK_NONCAR
60 select SOC_AMD_COMMON_BLOCK_PCI
Felix Heldceefc742022-02-07 15:27:27 +010061 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050062 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Ziebab3b27f72022-10-03 14:50:55 -060063 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050064 select SOC_AMD_COMMON_BLOCK_PM
65 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
66 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070067 select SOC_AMD_COMMON_BLOCK_RESET
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050068 select SOC_AMD_COMMON_BLOCK_SMBUS
69 select SOC_AMD_COMMON_BLOCK_SMI
70 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held6f9e4ab2022-02-03 18:34:23 +010071 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held7a2c1c72023-01-12 23:11:22 +010072 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050073 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth300338f2022-10-14 14:55:25 -060074 select SOC_AMD_COMMON_BLOCK_STB
Felix Held23a398e2023-03-23 23:44:03 +010075 select SOC_AMD_COMMON_BLOCK_SVI3
Felix Held60df7ca2023-03-24 20:33:15 +010076 select SOC_AMD_COMMON_BLOCK_TSC
Felix Heldb0789ed2022-02-04 22:36:32 +010077 select SOC_AMD_COMMON_BLOCK_UART
Felix Heldd9bb9fc2022-06-22 15:35:35 +020078 select SOC_AMD_COMMON_BLOCK_UCODE
Robert Zieba3b28aef2022-09-15 15:25:55 -060079 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Held665476d2022-08-03 22:18:18 +020080 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050081 select SOC_AMD_COMMON_FSP_DMI_TABLES
82 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger41c7e312023-01-11 15:11:08 -050083 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Held3c44c622022-01-10 20:57:29 +010084 select SSE2
85 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060086 select USE_DDR5
Subrata Banik34f26b22022-02-10 12:38:02 +053087 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
88 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
89 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Felix Held3c44c622022-01-10 20:57:29 +010090 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Matt DeVillier65a44452023-02-16 09:57:40 -060091 select VBOOT_MUST_REQUEST_DISPLAY if VBOOT
Karthikeyan Ramasubramanian06d5b8b2022-10-27 22:50:07 -060092 select VBOOT_X86_SHA256_ACCELERATION if VBOOT
Felix Held3c44c622022-01-10 20:57:29 +010093 select X86_AMD_FIXED_MTRRS
94 select X86_INIT_NEED_1_SIPI
95
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010096config SOC_AMD_MENDOCINO
97 bool
98 select SOC_AMD_REMBRANDT_BASE
99 help
100 AMD Mendocino support
101
102config SOC_AMD_REMBRANDT
103 bool
104 select SOC_AMD_REMBRANDT_BASE
105 help
106 AMD Rembrandt support
107
108
109if SOC_AMD_REMBRANDT_BASE
110
Felix Held3c44c622022-01-10 20:57:29 +0100111config CHIPSET_DEVICETREE
112 string
Jon Murphy4f732422022-08-05 15:43:44 -0600113 default "soc/amd/mendocino/chipset_mendocino.cb" if SOC_AMD_MENDOCINO
114 default "soc/amd/mendocino/chipset_rembrandt.cb"
Felix Held3c44c622022-01-10 20:57:29 +0100115
116config EARLY_RESERVED_DRAM_BASE
117 hex
118 default 0x2000000
119 help
120 This variable defines the base address of the DRAM which is reserved
121 for usage by coreboot in early stages (i.e. before ramstage is up).
122 This memory gets reserved in BIOS tables to ensure that the OS does
123 not use it, thus preventing corruption of OS memory in case of S3
124 resume.
125
126config EARLYRAM_BSP_STACK_SIZE
127 hex
128 default 0x1000
129
130config PSP_APOB_DRAM_ADDRESS
131 hex
132 default 0x2001000
133 help
134 Location in DRAM where the PSP will copy the AGESA PSP Output
135 Block.
136
Fred Reitberger475e2822022-07-14 11:06:30 -0400137config PSP_APOB_DRAM_SIZE
138 hex
Fred Reitbergerfdb07582022-07-15 08:05:56 -0400139 default 0x1E000
Fred Reitberger475e2822022-07-14 11:06:30 -0400140
Felix Held3c44c622022-01-10 20:57:29 +0100141config PSP_SHAREDMEM_BASE
142 hex
Fred Reitbergerfdb07582022-07-15 08:05:56 -0400143 default 0x201F000 if VBOOT
Felix Held3c44c622022-01-10 20:57:29 +0100144 default 0x0
145 help
146 This variable defines the base address in DRAM memory where PSP copies
147 the vboot workbuf. This is used in the linker script to have a static
148 allocation for the buffer as well as for adding relevant entries in
149 the BIOS directory table for the PSP.
150
151config PSP_SHAREDMEM_SIZE
152 hex
153 default 0x8000 if VBOOT
154 default 0x0
155 help
156 Sets the maximum size for the PSP to pass the vboot workbuf and
157 any logs or timestamps back to coreboot. This will be copied
158 into main memory by the PSP and will be available when the x86 is
159 started. The workbuf's base depends on the address of the reset
160 vector.
161
Felix Held55614682022-01-25 04:31:15 +0100162config PRE_X86_CBMEM_CONSOLE_SIZE
163 hex
Karthikeyan Ramasubramanian4763a5a42022-11-17 23:07:28 -0700164 default 0x1000
Felix Held55614682022-01-25 04:31:15 +0100165 help
166 Size of the CBMEM console used in PSP verstage.
167
Felix Held3c44c622022-01-10 20:57:29 +0100168config PRERAM_CBMEM_CONSOLE_SIZE
169 hex
170 default 0x1600
171 help
172 Increase this value if preram cbmem console is getting truncated
173
174config CBFS_MCACHE_SIZE
175 hex
Karthikeyan Ramasubramanian4763a5a42022-11-17 23:07:28 -0700176 default 0x3800 if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +0100177
178config C_ENV_BOOTBLOCK_SIZE
179 hex
180 default 0x10000
181 help
182 Sets the size of the bootblock stage that should be loaded in DRAM.
183 This variable controls the DRAM allocation size in linker script
184 for bootblock stage.
185
186config ROMSTAGE_ADDR
187 hex
188 default 0x2040000
189 help
190 Sets the address in DRAM where romstage should be loaded.
191
192config ROMSTAGE_SIZE
193 hex
194 default 0x80000
195 help
196 Sets the size of DRAM allocation for romstage in linker script.
197
198config FSP_M_ADDR
199 hex
200 default 0x20C0000
201 help
202 Sets the address in DRAM where FSP-M should be loaded. cbfstool
203 performs relocation of FSP-M to this address.
204
205config FSP_M_SIZE
206 hex
207 default 0xC0000
208 help
209 Sets the size of DRAM allocation for FSP-M in linker script.
210
211config FSP_TEMP_RAM_SIZE
212 hex
213 default 0x40000
214 help
215 The amount of coreboot-allocated heap and stack usage by the FSP.
216
217config VERSTAGE_ADDR
218 hex
219 depends on VBOOT_SEPARATE_VERSTAGE
220 default 0x2180000
221 help
222 Sets the address in DRAM where verstage should be loaded if running
223 as a separate stage on x86.
224
225config VERSTAGE_SIZE
226 hex
227 depends on VBOOT_SEPARATE_VERSTAGE
228 default 0x80000
229 help
230 Sets the size of DRAM allocation for verstage in linker script if
231 running as a separate stage on x86.
232
233config ASYNC_FILE_LOADING
234 bool "Loads files from SPI asynchronously"
235 select COOP_MULTITASKING
236 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
237 select CBFS_PRELOAD
238 help
239 When enabled, the platform will use the LPC SPI DMA controller to
240 asynchronously load contents from the SPI ROM. This will improve
241 boot time because the CPUs can be performing useful work while the
242 SPI contents are being preloaded.
243
244config CBFS_CACHE_SIZE
245 hex
Karthikeyan Ramasubramaniane4fd7dc2023-04-10 17:46:41 -0600246 default 0x40000 if CBFS_PRELOAD || SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held3c44c622022-01-10 20:57:29 +0100247
Felix Held3c44c622022-01-10 20:57:29 +0100248config RO_REGION_ONLY
249 string
250 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
251 default "apu/amdfw"
252
253config ECAM_MMCONF_BASE_ADDRESS
254 default 0xF8000000
255
256config ECAM_MMCONF_BUS_NUMBER
257 default 64
258
259config MAX_CPUS
260 int
Jon Murphy4f732422022-08-05 15:43:44 -0600261 default 8 if SOC_AMD_MENDOCINO
Ritul Gurud3dae3d2022-04-04 13:33:01 +0530262 default 16
Felix Held3c44c622022-01-10 20:57:29 +0100263 help
264 Maximum number of threads the platform can have.
265
Felix Helde68ddc72023-02-14 23:02:09 +0100266config VGA_BIOS_ID
267 string
268 default "1002,1506" if SOC_AMD_MENDOCINO
269 help
270 The default VGA BIOS PCI vendor/device ID of the GPU and VBIOS.
271
272config VGA_BIOS_FILE
273 string
274 default "3rdparty/amd_blobs/mendocino/MdnGenericVbios.bin" if SOC_AMD_MENDOCINO
275
Felix Held3c44c622022-01-10 20:57:29 +0100276config CONSOLE_UART_BASE_ADDRESS
277 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
278 hex
279 default 0xfedc9000 if UART_FOR_CONSOLE = 0
280 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldb1fe9de2022-01-12 23:18:54 +0100281 default 0xfedce000 if UART_FOR_CONSOLE = 2
282 default 0xfedcf000 if UART_FOR_CONSOLE = 3
283 default 0xfedd1000 if UART_FOR_CONSOLE = 4
Felix Held3c44c622022-01-10 20:57:29 +0100284
285config SMM_TSEG_SIZE
286 hex
287 default 0x800000 if HAVE_SMI_HANDLER
288 default 0x0
289
290config SMM_RESERVED_SIZE
291 hex
292 default 0x180000
293
294config SMM_MODULE_STACK_SIZE
295 hex
296 default 0x800
297
298config ACPI_BERT
299 bool "Build ACPI BERT Table"
300 default y
301 depends on HAVE_ACPI_TABLES
302 help
303 Report Machine Check errors identified in POST to the OS in an
304 ACPI Boot Error Record Table.
305
306config ACPI_BERT_SIZE
307 hex
308 default 0x4000 if ACPI_BERT
309 default 0x0
310 help
311 Specify the amount of DRAM reserved for gathering the data used to
312 generate the ACPI table.
313
314config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
315 int
316 default 150
317
318config DISABLE_SPI_FLASH_ROM_SHARING
319 def_bool n
320 help
321 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
322 which indicates a board level ROM transaction request. This
323 removes arbitration with board and assumes the chipset controls
324 the SPI flash bus entirely.
325
326config DISABLE_KEYBOARD_RESET_PIN
327 bool
328 help
Martin Roth9ceac742023-02-08 14:26:02 -0700329 Instruct the SoC to not to reset based on the state of GPIO_21, KBDRST_L.
Felix Held3c44c622022-01-10 20:57:29 +0100330
Chris.Wang9ac09842022-12-13 14:31:38 +0800331config FEATURE_DYNAMIC_DPTC
332 bool
333 depends on SOC_AMD_COMMON_BLOCK_ACPI_DPTC
334 help
335 Selected by mainboards that implement support for ALIB
336 to enable dynamic DPTC.
337
338config FEATURE_TABLET_MODE_DPTC
339 bool
340 depends on SOC_AMD_COMMON_BLOCK_ACPI_DPTC
341 help
342 Selected by mainboards that implement support for ALIB to
343 switch default and tablet mode.
344
Felix Held3c44c622022-01-10 20:57:29 +0100345menu "PSP Configuration Options"
346
347config AMD_FWM_POSITION_INDEX
348 int "Firmware Directory Table location (0 to 5)"
349 range 0 5
350 default 0 if BOARD_ROMSIZE_KB_512
351 default 1 if BOARD_ROMSIZE_KB_1024
352 default 2 if BOARD_ROMSIZE_KB_2048
353 default 3 if BOARD_ROMSIZE_KB_4096
354 default 4 if BOARD_ROMSIZE_KB_8192
355 default 5 if BOARD_ROMSIZE_KB_16384
356 help
357 Typically this is calculated by the ROM size, but there may
358 be situations where you want to put the firmware directory
359 table in a different location.
360 0: 512 KB - 0xFFFA0000
361 1: 1 MB - 0xFFF20000
362 2: 2 MB - 0xFFE20000
363 3: 4 MB - 0xFFC20000
364 4: 8 MB - 0xFF820000
365 5: 16 MB - 0xFF020000
366
367comment "AMD Firmware Directory Table set to location for 512KB ROM"
368 depends on AMD_FWM_POSITION_INDEX = 0
369comment "AMD Firmware Directory Table set to location for 1MB ROM"
370 depends on AMD_FWM_POSITION_INDEX = 1
371comment "AMD Firmware Directory Table set to location for 2MB ROM"
372 depends on AMD_FWM_POSITION_INDEX = 2
373comment "AMD Firmware Directory Table set to location for 4MB ROM"
374 depends on AMD_FWM_POSITION_INDEX = 3
375comment "AMD Firmware Directory Table set to location for 8MB ROM"
376 depends on AMD_FWM_POSITION_INDEX = 4
377comment "AMD Firmware Directory Table set to location for 16MB ROM"
378 depends on AMD_FWM_POSITION_INDEX = 5
379
380config AMDFW_CONFIG_FILE
Karthikeyan Ramasubramanian9cb0a052022-03-21 17:49:11 -0600381 string "AMD PSP Firmware config file"
Jon Murphy4f732422022-08-05 15:43:44 -0600382 default "src/soc/amd/mendocino/fw.cfg"
Karthikeyan Ramasubramanian9cb0a052022-03-21 17:49:11 -0600383 help
384 Specify the path/location of AMD PSP Firmware config file.
Felix Held3c44c622022-01-10 20:57:29 +0100385
386config PSP_DISABLE_POSTCODES
387 bool "Disable PSP post codes"
388 help
389 Disables the output of port80 post codes from PSP.
390
391config PSP_POSTCODES_ON_ESPI
392 bool "Use eSPI bus for PSP post codes"
393 default y
394 depends on !PSP_DISABLE_POSTCODES
395 help
396 Select to send PSP port80 post codes on eSPI bus.
397 If not selected, PSP port80 codes will be sent on LPC bus.
398
399config PSP_LOAD_MP2_FW
400 bool
401 default n
402 help
403 Include the MP2 firmwares and configuration into the PSP build.
404
405 If unsure, answer 'n'
406
407config PSP_UNLOCK_SECURE_DEBUG
408 bool "Unlock secure debug"
409 default y
410 help
411 Select this item to enable secure debug options in PSP.
412
413config HAVE_PSP_WHITELIST_FILE
414 bool "Include a debug whitelist file in PSP build"
415 default n
416 help
417 Support secured unlock prior to reset using a whitelisted
418 serial number. This feature requires a signed whitelist image
419 and bootloader from AMD.
420
421 If unsure, answer 'n'
422
423config PSP_WHITELIST_FILE
424 string "Debug whitelist file path"
425 depends on HAVE_PSP_WHITELIST_FILE
Marshall Dawson84fef892022-08-05 12:13:49 -0600426 default "site-local/3rdparty/amd_blobs/mendocino/PSP/wtl-mdn.sbin"
Felix Held3c44c622022-01-10 20:57:29 +0100427
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600428config HAVE_SPL_FILE
429 bool "Have a mainboard specific SPL table file"
430 default n
431 help
432 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
433 is required to support PSP FW anti-rollback and needs to be created by AMD.
434 The default SPL file applies to all boards that use the concerned SoC and
435 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
436 can be applied through SPL_TABLE_FILE config.
437
438 If unsure, answer 'n'
439
440config SPL_TABLE_FILE
441 string "SPL table file"
442 depends on HAVE_SPL_FILE
Marshall Dawson26d7d732022-08-05 12:44:03 -0600443 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MDN.sbin"
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600444
Felix Held40a38cc2022-09-12 16:18:45 +0200445config HAVE_SPL_RW_AB_FILE
446 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
447 default n
448 depends on HAVE_SPL_FILE
449 depends on VBOOT_SLOTS_RW_AB
450 help
451 Have separate mainboard-specific Security Patch Level (SPL) table
452 file for the RW A/B FMAP partitions. See the help text of
453 HAVE_SPL_FILE for a more detailed description.
454
455config SPL_RW_AB_TABLE_FILE
456 string "Separate SPL table file for RW A/B partitions"
457 depends on HAVE_SPL_RW_AB_FILE
458 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MDN.sbin"
459
Felix Held3c44c622022-01-10 20:57:29 +0100460config PSP_SOFTFUSE_BITS
461 string "PSP Soft Fuse bits to enable"
Felix Helded694502022-06-22 15:09:23 +0200462 default "34 28 6"
Felix Held3c44c622022-01-10 20:57:29 +0100463 help
464 Space separated list of Soft Fuse bits to enable.
465 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
466 Bit 7: Disable PSP postcodes on Renoir and newer chips only
467 (Set by PSP_DISABLE_PORT80)
Felix Heldc3579002022-03-23 22:15:56 +0100468 Bit 15: PSP debug output destination:
469 0=SoC MMIO UART, 1=IO port 0x3F8
Felix Held3c44c622022-01-10 20:57:29 +0100470 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
471
472 See #55758 (NDA) for additional bit definitions.
473
474config PSP_VERSTAGE_FILE
475 string "Specify the PSP_verstage file path"
476 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
477 default "\$(obj)/psp_verstage.bin"
478 help
479 Add psp_verstage file to the build & PSP Directory Table
480
481config PSP_VERSTAGE_SIGNING_TOKEN
482 string "Specify the PSP_verstage Signature Token file path"
483 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
484 default ""
485 help
486 Add psp_verstage signature token to the build & PSP Directory Table
487
488endmenu
489
490config VBOOT
491 select VBOOT_VBNV_CMOS
492 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
493
494config VBOOT_STARTS_BEFORE_BOOTBLOCK
495 def_bool n
496 depends on VBOOT
497 select ARCH_VERSTAGE_ARMV7
498 help
499 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600500 certain ChromeOS branded parts from AMD.
Felix Held3c44c622022-01-10 20:57:29 +0100501
502config VBOOT_HASH_BLOCK_SIZE
503 hex
504 default 0x9000
505 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
506 help
507 Because the bulk of the time in psp_verstage to hash the RO cbfs is
508 spent in the overhead of doing svc calls, increasing the hash block
509 size significantly cuts the verstage hashing time as seen below.
510
511 4k takes 180ms
512 16k takes 44ms
513 32k takes 33.7ms
514 36k takes 32.5ms
515 There's actually still room for an even bigger stack, but we've
516 reached a point of diminishing returns.
517
518config CMOS_RECOVERY_BYTE
519 hex
520 default 0x51
521 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
522 help
523 If the workbuf is not passed from the PSP to coreboot, set the
524 recovery flag and reboot. The PSP will read this byte, mark the
525 recovery request in VBNV, and reset the system into recovery mode.
526
527 This is the byte before the default first byte used by VBNV
528 (0x26 + 0x0E - 1)
529
Matt DeVillierf9fea862022-10-04 16:41:28 -0500530if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +0100531
532config RWA_REGION_ONLY
533 string
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700534 default "apu/amdfw_a apu/amdfw_a_body"
Felix Held3c44c622022-01-10 20:57:29 +0100535 help
536 Add a space-delimited list of filenames that should only be in the
537 RW-A section.
538
Matt DeVillierf9fea862022-10-04 16:41:28 -0500539endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
540
541if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
542
Felix Held3c44c622022-01-10 20:57:29 +0100543config RWB_REGION_ONLY
544 string
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700545 default "apu/amdfw_b apu/amdfw_b_body"
Felix Held3c44c622022-01-10 20:57:29 +0100546 help
547 Add a space-delimited list of filenames that should only be in the
548 RW-B section.
549
550endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
551
Ritul Gurud3dae3d2022-04-04 13:33:01 +0530552endif # SOC_AMD_REMBRANDT_BASE