blob: 6e84bf7a2838a8b116985c3c8935b6ce8c5bf4f2 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3# TODO: Check if this is still correct
4
5config SOC_AMD_SABRINA
6 bool
7 help
8 AMD Sabrina support
9
10if SOC_AMD_SABRINA
11
12config SOC_SPECIFIC_OPTIONS
13 def_bool y
14 select ACPI_SOC_NVS
15 select ARCH_BOOTBLOCK_X86_32
16 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
17 select ARCH_ROMSTAGE_X86_32
18 select ARCH_RAMSTAGE_X86_32
19 select ARCH_X86
20 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
21 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
22 select DRIVERS_USB_ACPI
23 select DRIVERS_I2C_DESIGNWARE
24 select DRIVERS_USB_PCI_XHCI
25 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
26 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
27 select FSP_COMPRESS_FSP_S_LZ4
28 select GENERIC_GPIO_LIB
29 select HAVE_ACPI_TABLES
30 select HAVE_CF9_RESET
31 select HAVE_EM100_SUPPORT
32 select HAVE_FSP_GOP
33 select HAVE_SMI_HANDLER
34 select IDT_IN_EVERY_STAGE
35 select PARALLEL_MP_AP_WORK
36 select PLATFORM_USES_FSP2_0
37 select PROVIDES_ROM_SHARING
38 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
39 select RESET_VECTOR_IN_RAM
40 select RTC
41 select SOC_AMD_COMMON
42 select SOC_AMD_COMMON_BLOCK_ACP # TODO: Check if this is still correct
43 select SOC_AMD_COMMON_BLOCK_ACPI # TODO: Check if this is still correct
44 select SOC_AMD_COMMON_BLOCK_ACPIMMIO # TODO: Check if this is still correct
45 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB # TODO: Check if this is still correct
46 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO # TODO: Check if this is still correct
47 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS # TODO: Check if this is still correct
48 select SOC_AMD_COMMON_BLOCK_AOAC # TODO: Check if this is still correct
49 select SOC_AMD_COMMON_BLOCK_APOB # TODO: Check if this is still correct
50 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS # TODO: Check if this is still correct
51 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC # TODO: Check if this is still correct
52 select SOC_AMD_COMMON_BLOCK_GRAPHICS # TODO: Check if this is still correct
53 select SOC_AMD_COMMON_BLOCK_HAS_ESPI # TODO: Check if this is still correct
54 select SOC_AMD_COMMON_BLOCK_I2C # TODO: Check if this is still correct
55 select SOC_AMD_COMMON_BLOCK_IOMMU # TODO: Check if this is still correct
56 select SOC_AMD_COMMON_BLOCK_LPC # TODO: Check if this is still correct
57 select SOC_AMD_COMMON_BLOCK_MCAX # TODO: Check if this is still correct
58 select SOC_AMD_COMMON_BLOCK_NONCAR # TODO: Check if this is still correct
59 select SOC_AMD_COMMON_BLOCK_PCI # TODO: Check if this is still correct
60 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF # TODO: Check if this is still correct
61 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER # TODO: Check if this is still correct
62 select SOC_AMD_COMMON_BLOCK_PM # TODO: Check if this is still correct
63 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE # TODO: Check if this is still correct
64 select SOC_AMD_COMMON_BLOCK_PSP_GEN2 # TODO: Check if this is still correct
65 select SOC_AMD_COMMON_BLOCK_SMBUS # TODO: Check if this is still correct
66 select SOC_AMD_COMMON_BLOCK_SMI # TODO: Check if this is still correct
67 select SOC_AMD_COMMON_BLOCK_SMM # TODO: Check if this is still correct
68 select SOC_AMD_COMMON_BLOCK_SMU # TODO: Check if this is still correct
69 select SOC_AMD_COMMON_BLOCK_SPI # TODO: Check if this is still correct
70 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H # TODO: Check if this is still correct
71 select SOC_AMD_COMMON_BLOCK_UART # TODO: Check if this is still correct
72 select SOC_AMD_COMMON_BLOCK_UCODE # TODO: Check if this is still correct
73 select SOC_AMD_COMMON_FSP_DMI_TABLES # TODO: Check if this is still correct
74 select SOC_AMD_COMMON_FSP_PCI # TODO: Check if this is still correct
75 select SSE2
76 select UDK_2017_BINDING
77 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
78 select X86_AMD_FIXED_MTRRS
79 select X86_INIT_NEED_1_SIPI
80
81config ARCH_ALL_STAGES_X86
82 default n
83
84config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
85 default 5568
86
87config CHIPSET_DEVICETREE
88 string
89 default "soc/amd/sabrina/chipset.cb"
90
91config EARLY_RESERVED_DRAM_BASE
92 hex
93 default 0x2000000
94 help
95 This variable defines the base address of the DRAM which is reserved
96 for usage by coreboot in early stages (i.e. before ramstage is up).
97 This memory gets reserved in BIOS tables to ensure that the OS does
98 not use it, thus preventing corruption of OS memory in case of S3
99 resume.
100
101config EARLYRAM_BSP_STACK_SIZE
102 hex
103 default 0x1000
104
105config PSP_APOB_DRAM_ADDRESS
106 hex
107 default 0x2001000
108 help
109 Location in DRAM where the PSP will copy the AGESA PSP Output
110 Block.
111
112config PSP_SHAREDMEM_BASE
113 hex
114 default 0x2011000 if VBOOT
115 default 0x0
116 help
117 This variable defines the base address in DRAM memory where PSP copies
118 the vboot workbuf. This is used in the linker script to have a static
119 allocation for the buffer as well as for adding relevant entries in
120 the BIOS directory table for the PSP.
121
122config PSP_SHAREDMEM_SIZE
123 hex
124 default 0x8000 if VBOOT
125 default 0x0
126 help
127 Sets the maximum size for the PSP to pass the vboot workbuf and
128 any logs or timestamps back to coreboot. This will be copied
129 into main memory by the PSP and will be available when the x86 is
130 started. The workbuf's base depends on the address of the reset
131 vector.
132
133config PRERAM_CBMEM_CONSOLE_SIZE
134 hex
135 default 0x1600
136 help
137 Increase this value if preram cbmem console is getting truncated
138
139config CBFS_MCACHE_SIZE
140 hex
141 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
142
143config C_ENV_BOOTBLOCK_SIZE
144 hex
145 default 0x10000
146 help
147 Sets the size of the bootblock stage that should be loaded in DRAM.
148 This variable controls the DRAM allocation size in linker script
149 for bootblock stage.
150
151config ROMSTAGE_ADDR
152 hex
153 default 0x2040000
154 help
155 Sets the address in DRAM where romstage should be loaded.
156
157config ROMSTAGE_SIZE
158 hex
159 default 0x80000
160 help
161 Sets the size of DRAM allocation for romstage in linker script.
162
163config FSP_M_ADDR
164 hex
165 default 0x20C0000
166 help
167 Sets the address in DRAM where FSP-M should be loaded. cbfstool
168 performs relocation of FSP-M to this address.
169
170config FSP_M_SIZE
171 hex
172 default 0xC0000
173 help
174 Sets the size of DRAM allocation for FSP-M in linker script.
175
176config FSP_TEMP_RAM_SIZE
177 hex
178 default 0x40000
179 help
180 The amount of coreboot-allocated heap and stack usage by the FSP.
181
182config VERSTAGE_ADDR
183 hex
184 depends on VBOOT_SEPARATE_VERSTAGE
185 default 0x2180000
186 help
187 Sets the address in DRAM where verstage should be loaded if running
188 as a separate stage on x86.
189
190config VERSTAGE_SIZE
191 hex
192 depends on VBOOT_SEPARATE_VERSTAGE
193 default 0x80000
194 help
195 Sets the size of DRAM allocation for verstage in linker script if
196 running as a separate stage on x86.
197
198config ASYNC_FILE_LOADING
199 bool "Loads files from SPI asynchronously"
200 select COOP_MULTITASKING
201 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
202 select CBFS_PRELOAD
203 help
204 When enabled, the platform will use the LPC SPI DMA controller to
205 asynchronously load contents from the SPI ROM. This will improve
206 boot time because the CPUs can be performing useful work while the
207 SPI contents are being preloaded.
208
209config CBFS_CACHE_SIZE
210 hex
211 default 0x40000 if CBFS_PRELOAD
212
213config RAMBASE
214 hex
215 default 0x10000000
216
217config RO_REGION_ONLY
218 string
219 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
220 default "apu/amdfw"
221
222config ECAM_MMCONF_BASE_ADDRESS
223 default 0xF8000000
224
225config ECAM_MMCONF_BUS_NUMBER
226 default 64
227
228config MAX_CPUS
229 int
230 default 16
231 help
232 Maximum number of threads the platform can have.
233
234config CONSOLE_UART_BASE_ADDRESS
235 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
236 hex
237 default 0xfedc9000 if UART_FOR_CONSOLE = 0
238 default 0xfedca000 if UART_FOR_CONSOLE = 1
239
240config SMM_TSEG_SIZE
241 hex
242 default 0x800000 if HAVE_SMI_HANDLER
243 default 0x0
244
245config SMM_RESERVED_SIZE
246 hex
247 default 0x180000
248
249config SMM_MODULE_STACK_SIZE
250 hex
251 default 0x800
252
253config ACPI_BERT
254 bool "Build ACPI BERT Table"
255 default y
256 depends on HAVE_ACPI_TABLES
257 help
258 Report Machine Check errors identified in POST to the OS in an
259 ACPI Boot Error Record Table.
260
261config ACPI_BERT_SIZE
262 hex
263 default 0x4000 if ACPI_BERT
264 default 0x0
265 help
266 Specify the amount of DRAM reserved for gathering the data used to
267 generate the ACPI table.
268
269config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
270 int
271 default 150
272
273config DISABLE_SPI_FLASH_ROM_SHARING
274 def_bool n
275 help
276 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
277 which indicates a board level ROM transaction request. This
278 removes arbitration with board and assumes the chipset controls
279 the SPI flash bus entirely.
280
281config DISABLE_KEYBOARD_RESET_PIN
282 bool
283 help
284 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
285 signal. When this pin is used as GPIO and the keyboard reset
286 functionality isn't disabled, configuring it as an output and driving
287 it as 0 will cause a reset.
288
289config ACPI_SSDT_PSD_INDEPENDENT
290 bool "Allow core p-state independent transitions"
291 default y
292 help
293 AMD recommends the ACPI _PSD object to be configured to cause
294 cores to transition between p-states independently. A vendor may
295 choose to generate _PSD object to allow cores to transition together.
296
297menu "PSP Configuration Options"
298
299config AMD_FWM_POSITION_INDEX
300 int "Firmware Directory Table location (0 to 5)"
301 range 0 5
302 default 0 if BOARD_ROMSIZE_KB_512
303 default 1 if BOARD_ROMSIZE_KB_1024
304 default 2 if BOARD_ROMSIZE_KB_2048
305 default 3 if BOARD_ROMSIZE_KB_4096
306 default 4 if BOARD_ROMSIZE_KB_8192
307 default 5 if BOARD_ROMSIZE_KB_16384
308 help
309 Typically this is calculated by the ROM size, but there may
310 be situations where you want to put the firmware directory
311 table in a different location.
312 0: 512 KB - 0xFFFA0000
313 1: 1 MB - 0xFFF20000
314 2: 2 MB - 0xFFE20000
315 3: 4 MB - 0xFFC20000
316 4: 8 MB - 0xFF820000
317 5: 16 MB - 0xFF020000
318
319comment "AMD Firmware Directory Table set to location for 512KB ROM"
320 depends on AMD_FWM_POSITION_INDEX = 0
321comment "AMD Firmware Directory Table set to location for 1MB ROM"
322 depends on AMD_FWM_POSITION_INDEX = 1
323comment "AMD Firmware Directory Table set to location for 2MB ROM"
324 depends on AMD_FWM_POSITION_INDEX = 2
325comment "AMD Firmware Directory Table set to location for 4MB ROM"
326 depends on AMD_FWM_POSITION_INDEX = 3
327comment "AMD Firmware Directory Table set to location for 8MB ROM"
328 depends on AMD_FWM_POSITION_INDEX = 4
329comment "AMD Firmware Directory Table set to location for 16MB ROM"
330 depends on AMD_FWM_POSITION_INDEX = 5
331
332config AMDFW_CONFIG_FILE
333 string
334 default "src/soc/amd/sabrina/fw.cfg"
335
336config PSP_DISABLE_POSTCODES
337 bool "Disable PSP post codes"
338 help
339 Disables the output of port80 post codes from PSP.
340
341config PSP_POSTCODES_ON_ESPI
342 bool "Use eSPI bus for PSP post codes"
343 default y
344 depends on !PSP_DISABLE_POSTCODES
345 help
346 Select to send PSP port80 post codes on eSPI bus.
347 If not selected, PSP port80 codes will be sent on LPC bus.
348
349config PSP_LOAD_MP2_FW
350 bool
351 default n
352 help
353 Include the MP2 firmwares and configuration into the PSP build.
354
355 If unsure, answer 'n'
356
357config PSP_UNLOCK_SECURE_DEBUG
358 bool "Unlock secure debug"
359 default y
360 help
361 Select this item to enable secure debug options in PSP.
362
363config HAVE_PSP_WHITELIST_FILE
364 bool "Include a debug whitelist file in PSP build"
365 default n
366 help
367 Support secured unlock prior to reset using a whitelisted
368 serial number. This feature requires a signed whitelist image
369 and bootloader from AMD.
370
371 If unsure, answer 'n'
372
373config PSP_WHITELIST_FILE
374 string "Debug whitelist file path"
375 depends on HAVE_PSP_WHITELIST_FILE
376 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
377
378config PSP_SOFTFUSE_BITS
379 string "PSP Soft Fuse bits to enable"
380 default "28 6"
381 help
382 Space separated list of Soft Fuse bits to enable.
383 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
384 Bit 7: Disable PSP postcodes on Renoir and newer chips only
385 (Set by PSP_DISABLE_PORT80)
386 Bit 15: PSP post code destination: 0=LPC 1=eSPI
387 (Set by PSP_INITIALIZE_ESPI)
388 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
389
390 See #55758 (NDA) for additional bit definitions.
391
392config PSP_VERSTAGE_FILE
393 string "Specify the PSP_verstage file path"
394 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
395 default "\$(obj)/psp_verstage.bin"
396 help
397 Add psp_verstage file to the build & PSP Directory Table
398
399config PSP_VERSTAGE_SIGNING_TOKEN
400 string "Specify the PSP_verstage Signature Token file path"
401 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
402 default ""
403 help
404 Add psp_verstage signature token to the build & PSP Directory Table
405
406endmenu
407
408config VBOOT
409 select VBOOT_VBNV_CMOS
410 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
411
412config VBOOT_STARTS_BEFORE_BOOTBLOCK
413 def_bool n
414 depends on VBOOT
415 select ARCH_VERSTAGE_ARMV7
416 help
417 Runs verstage on the PSP. Only available on
418 certain Chrome OS branded parts from AMD.
419
420config VBOOT_HASH_BLOCK_SIZE
421 hex
422 default 0x9000
423 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
424 help
425 Because the bulk of the time in psp_verstage to hash the RO cbfs is
426 spent in the overhead of doing svc calls, increasing the hash block
427 size significantly cuts the verstage hashing time as seen below.
428
429 4k takes 180ms
430 16k takes 44ms
431 32k takes 33.7ms
432 36k takes 32.5ms
433 There's actually still room for an even bigger stack, but we've
434 reached a point of diminishing returns.
435
436config CMOS_RECOVERY_BYTE
437 hex
438 default 0x51
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
440 help
441 If the workbuf is not passed from the PSP to coreboot, set the
442 recovery flag and reboot. The PSP will read this byte, mark the
443 recovery request in VBNV, and reset the system into recovery mode.
444
445 This is the byte before the default first byte used by VBNV
446 (0x26 + 0x0E - 1)
447
448if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
449
450config RWA_REGION_ONLY
451 string
452 default "apu/amdfw_a"
453 help
454 Add a space-delimited list of filenames that should only be in the
455 RW-A section.
456
457config RWB_REGION_ONLY
458 string
459 default "apu/amdfw_b"
460 help
461 Add a space-delimited list of filenames that should only be in the
462 RW-B section.
463
464endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
465
466endif # SOC_AMD_SABRINA