blob: 832e0c91e6effc332aa525c6f2d63cb92e95c8df [file] [log] [blame]
Amanda Huang7ba0cc02024-05-31 02:27:41 +08001fw_config
2 field THERMAL_SOLUTION 0 0
3 option THERMAL_SOLUTION_6W 0
4 option THERMAL_SOLUTION_15W 1
5 end
Amanda Huang74472452024-06-11 16:02:19 +08006 field STORAGE 30 31
7 option STORAGE_EMMC 0
8 option STORAGE_UFS 1
9 end
Amanda Huang7ba0cc02024-05-31 02:27:41 +080010end
11
EricKY Cheng7728ed32024-05-09 16:44:23 +080012chip soc/intel/alderlake
Amanda Huang7ba0cc02024-05-31 02:27:41 +080013 register "sagv" = "SaGv_Enabled"
EricKY Cheng7728ed32024-05-09 16:44:23 +080014
Amanda Huang7ba0cc02024-05-31 02:27:41 +080015 # GPE configuration
16 register "pmc_gpe0_dw1" = "GPP_B"
Amanda Huangdf30d912024-06-22 11:10:53 +080017 register "pmc_gpe0_dw2" = "GPP_F"
EricKY Cheng7728ed32024-05-09 16:44:23 +080018
Amanda Huang7ba0cc02024-05-31 02:27:41 +080019 # S0ix enable
20 register "s0ix_enable" = "1"
21
22 # DPTF enable
23 register "dptf_enable" = "1"
24
25 register "tcc_offset" = "10" # TCC of 90
26
27 # Enable CNVi BT
28 register "cnvi_bt_core" = "true"
29
30 # eMMC HS400
31 register "emmc_enable_hs400_mode" = "1"
32
33 #eMMC DLL tuning parameters
34 # EMMC Tx CMD Delay
35 # Refer to EDS-Vol2-42.3.7.
36 # [14:8] steps of delay for DDR mode, each 125ps, range: 0 - 39.
37 # [6:0] steps of delay for SDR mode, each 125ps, range: 0 - 39.
38 register "common_soc_config.emmc_dll.emmc_tx_cmd_cntl" = "0x505"
39
40 # EMMC TX DATA Delay 1
41 # Refer to EDS-Vol2-42.3.8.
42 # [14:8] steps of delay for HS400, each 125ps, range: 0 - 78.
43 # [6:0] steps of delay for SDR104/HS200, each 125ps, range: 0 - 79.
44 register "common_soc_config.emmc_dll.emmc_tx_data_cntl1" = "0x909"
45
46 # EMMC TX DATA Delay 2
47 # Refer to EDS-Vol2-42.3.9.
48 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 79.
49 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
50 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 -79.
51 # [6:0] steps of delay for SDR12, each 125ps. Range: 0 - 79.
52 register "common_soc_config.emmc_dll.emmc_tx_data_cntl2" = "0x1C2A2828"
53
54 # EMMC RX CMD/DATA Delay 1
55 # Refer to EDS-Vol2-42.3.10.
56 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 119.
57 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
58 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 - 119.
59 # [6:0] steps of delay for SDR12, each 125ps, range: 0 - 119.
60 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl1" = "0x1C1B4F1B"
61
62 # EMMC RX CMD/DATA Delay 2
63 # Refer to EDS-Vol2-42.3.12.
64 # [17:16] stands for Rx Clock before Output Buffer,
65 # 00: Rx clock after output buffer,
66 # 01: Rx clock before output buffer,
67 # 10: Automatic selection based on working mode.
68 # 11: Reserved
69 # [14:8] steps of delay for Auto Tuning Mode, each 125ps, range: 0 - 39.
70 # [6:0] steps of delay for HS200, each 125ps, range: 0 - 79.
71 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl2" = "0x1004E"
72
73 # EMMC Rx Strobe Delay
74 # Refer to EDS-Vol2-42.3.11.
75 # [14:8] Rx Strobe Delay DLL 1(HS400 Mode), each 125ps, range: 0 - 39.
76 # [6:0] Rx Strobe Delay DLL 2(HS400 Mode), each 125ps, range: 0 - 39.
77 register "common_soc_config.emmc_dll.emmc_rx_strobe_cntl" = "0x01515"
78
79 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # USB2_A0
80 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # USB2_A1
81 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
82 register "usb2_ports[3]" = "USB2_PORT_EMPTY" # Disable USB2 Port 4
83 register "usb2_ports[4]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB2_C0
84 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth port for CNVi WLAN
85 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Disable USB2 Port 7
86 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Disable USB2 Port 8
87 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth port for CNVi WLAN
88
89 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB3/2 Type A port A0
90 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB3/2 Type A port A1
91
92 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
93
94 # Bit 0 - C0 has no redriver, so enable SBU muxing in the SoC.
95 # Bit 2 - C1 has a redriver which does SBU muxing.
96 # Bit 1,3 - AUX lines are not swapped on the motherboard for either C0 or C1.
97 register "tcss_aux_ori" = "0"
98
Amanda Huang24d66f82024-05-31 15:35:28 +080099 # HD Audio
100 register "pch_hda_dsp_enable" = "1"
101 register "pch_hda_sdi_enable[0]" = "1"
102 register "pch_hda_sdi_enable[1]" = "1"
103 register "pch_hda_audio_link_hda_enable" = "1"
104 register "pch_hda_idisp_link_tmode" = "HDA_TMODE_8T"
105 register "pch_hda_idisp_link_frequency" = "HDA_LINKFREQ_96MHZ"
106 register "pch_hda_idisp_codec_enable" = "1"
107
Amanda Huang7ba0cc02024-05-31 02:27:41 +0800108 # Configure external V1P05/Vnn/VnnSx Rails
109 register "ext_fivr_settings" = "{
110 .configure_ext_fivr = 1,
111 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX & ~FIVR_ENABLE_S0,
112 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
113 .vnn_sx_enable_bitmap = FIVR_ENABLE_ALL_SX,
114 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL,
115 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_MIN_ACTIVE,
116 .v1p05_voltage_mv = 1050,
117 .vnn_voltage_mv = 780,
118 .vnn_sx_voltage_mv = 1050,
119 .v1p05_icc_max_ma = 500,
120 .vnn_icc_max_ma = 500,
121 }"
122
123
124 register "serial_io_i2c_mode" = "{
125 [PchSerialIoIndexI2C0] = PchSerialIoPci,
126 [PchSerialIoIndexI2C1] = PchSerialIoPci,
127 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
128 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
129 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
130 [PchSerialIoIndexI2C5] = PchSerialIoPci,
131 }"
132
133 register "serial_io_gspi_mode" = "{
134 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
135 [PchSerialIoIndexGSPI1] = PchSerialIoDisabled,
136 }"
137
138 register "serial_io_uart_mode" = "{
139 [PchSerialIoIndexUART0] = PchSerialIoPci,
140 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
141 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
142 }"
143
144 # FIXME: To be enabled in future based on PNP impact data.
145 # Disable Package C-state demotion for nissa baseboard.
146 register "disable_package_c_state_demotion" = "1"
147
148 # Intel Common SoC Config
149 #+-------------------+---------------------------+
150 #| Field | Value |
151 #+-------------------+---------------------------+
152 #| I2C0 | TPM. Early init is |
153 #| | required to set up a BAR |
154 #| | for TPM communication |
155 #| I2C1 | Trackpad |
156 #| I2C5 | Touchscreen |
157 #+-------------------+---------------------------+
158 register "common_soc_config" = "{
159 .i2c[0] = {
160 .early_init = 1,
161 .speed = I2C_SPEED_FAST_PLUS,
162 .speed_config[0] = {
163 .speed = I2C_SPEED_FAST_PLUS,
164 .scl_lcnt = 55,
165 .scl_hcnt = 30,
166 .sda_hold = 7,
167 }
168 },
169 .i2c[1] = {
170 .speed = I2C_SPEED_FAST,
171 .speed_config[0] = {
172 .speed = I2C_SPEED_FAST,
173 .scl_lcnt = 158,
174 .scl_hcnt = 79,
175 .sda_hold = 7,
176 }
177 },
178 .i2c[5] = {
179 .speed = I2C_SPEED_FAST,
180 .speed_config[0] = {
181 .speed = I2C_SPEED_FAST,
182 .scl_lcnt = 158,
183 .scl_hcnt = 79,
184 .sda_hold = 7,
185 }
186 },
187 }"
188
189 register "power_limits_config[ADL_N_041_6W_CORE]" = "{
190 .tdp_pl1_override = 20,
191 .tdp_pl2_override = 25,
192 .tdp_pl4 = 78,
193 }"
194
195 register "power_limits_config[ADL_N_081_15W_CORE]" = "{
196 .tdp_pl1_override = 20,
197 .tdp_pl2_override = 35,
198 .tdp_pl4 = 83,
199 }"
200
201 device domain 0 on
202 device ref igpu on end
203 device ref dtt on
204 chip drivers/intel/dptf
205 ## sensor information
206 register "options.tsr[0].desc" = ""DDR""
207 register "options.tsr[1].desc" = ""charger""
208 register "options.tsr[2].desc" = ""ambient""
209
210 ## Active Policy
211 register "policies.active" = "{
212 [0] = {
213 .target = DPTF_CPU,
214 .thresholds = {
215 TEMP_PCT(70, 100),
216 TEMP_PCT(60, 65),
217 TEMP_PCT(42, 60),
218 TEMP_PCT(39, 55),
219 TEMP_PCT(38, 50),
220 TEMP_PCT(35, 43),
221 TEMP_PCT(31, 30),
222 }
223 },
224 [1] = {
225 .target = DPTF_TEMP_SENSOR_0,
226 .thresholds = {
227 TEMP_PCT(60, 100),
228 TEMP_PCT(55, 65),
229 TEMP_PCT(52, 60),
230 TEMP_PCT(50, 55),
231 TEMP_PCT(48, 50),
232 TEMP_PCT(45, 43),
233 TEMP_PCT(41, 30),
234 }
235 }
236 }"
237
238 ## Passive Policy
239 register "policies.passive" = "{
240 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
241 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 70, 5000),
242 [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 70, 5000),
243 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 70, 5000),
244 }"
245
246 ## Critical Policy
247 register "policies.critical" = "{
248 [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN),
249 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 95, SHUTDOWN),
250 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 95, SHUTDOWN),
251 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 95, SHUTDOWN),
252 }"
253
254 register "controls.power_limits" = "{
255 .pl1 = {
256 .min_power = 6000,
257 .max_power = 20000,
258 .time_window_min = 28 * MSECS_PER_SEC,
259 .time_window_max = 28 * MSECS_PER_SEC,
260 .granularity = 500
261 },
262 .pl2 = {
263 .min_power = 25000,
264 .max_power = 25000,
265 .time_window_min = 32 * MSECS_PER_SEC,
266 .time_window_max = 32 * MSECS_PER_SEC,
267 .granularity = 500
268 }
269 }"
270
271 ## Charger Performance Control (Control, mA)
272 register "controls.charger_perf" = "{
273 [0] = { 255, 1700 },
274 [1] = { 24, 1500 },
275 [2] = { 16, 1000 },
276 [3] = { 8, 500 }
277 }"
278
279 ## Fan Performance Control (Percent, Speed, Noise, Power)
280 register "controls.fan_perf" = "{
281 [0] = { 100, 6000, 220, 2200, },
282 [1] = { 92, 5500, 180, 1800, },
283 [2] = { 85, 5000, 145, 1450, },
284 [3] = { 70, 4400, 115, 1150, },
285 [4] = { 56, 3900, 90, 900, },
286 [5] = { 45, 3300, 55, 550, },
287 [6] = { 38, 3000, 30, 300, },
288 [7] = { 33, 2900, 15, 150, },
289 [8] = { 10, 800, 10, 100, },
290 [9] = { 0, 0, 0, 50, }
291 }"
292
293 ## Fan options
294 register "options.fan.fine_grained_control" = "1"
295 register "options.fan.step_size" = "2"
296
297 device generic 0 on
298 probe THERMAL_SOLUTION THERMAL_SOLUTION_6W
299 end
300 end
301 chip drivers/intel/dptf
302 ## sensor information
303 register "options.tsr[0].desc" = ""DDR""
304 register "options.tsr[1].desc" = ""charger""
305 register "options.tsr[2].desc" = ""ambient""
306
307 ## Active Policy
308 register "policies.active" = "{
309 [0] = {
310 .target = DPTF_CPU,
311 .thresholds = {
312 TEMP_PCT(70, 100),
313 TEMP_PCT(60, 65),
314 TEMP_PCT(42, 58),
315 TEMP_PCT(39, 53),
316 TEMP_PCT(38, 47),
317 TEMP_PCT(35, 43),
318 TEMP_PCT(31, 30),
319 }
320 },
321 [1] = {
322 .target = DPTF_TEMP_SENSOR_0,
323 .thresholds = {
324 TEMP_PCT(60, 100),
325 TEMP_PCT(55, 65),
326 TEMP_PCT(52, 58),
327 TEMP_PCT(50, 53),
328 TEMP_PCT(48, 47),
329 TEMP_PCT(45, 43),
330 TEMP_PCT(41, 30),
331 }
332 }
333 }"
334
335 ## Passive Policy
336 register "policies.passive" = "{
337 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
338 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 70, 5000),
339 [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 70, 5000),
340 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 70, 5000),
341 }"
342
343 ## Critical Policy
344 register "policies.critical" = "{
345 [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN),
346 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 95, SHUTDOWN),
347 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 95, SHUTDOWN),
348 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 95, SHUTDOWN),
349 }"
350
351 register "controls.power_limits" = "{
352 .pl1 = {
353 .min_power = 15000,
354 .max_power = 20000,
355 .time_window_min = 28 * MSECS_PER_SEC,
356 .time_window_max = 28 * MSECS_PER_SEC,
357 .granularity = 500
358 },
359 .pl2 = {
360 .min_power = 35000,
361 .max_power = 35000,
362 .time_window_min = 32 * MSECS_PER_SEC,
363 .time_window_max = 32 * MSECS_PER_SEC,
364 .granularity = 500
365 }
366 }"
367
368 ## Charger Performance Control (Control, mA)
369 register "controls.charger_perf" = "{
370 [0] = { 255, 1700 },
371 [1] = { 24, 1500 },
372 [2] = { 16, 1000 },
373 [3] = { 8, 500 }
374 }"
375
376 ## Fan Performance Control (Percent, Speed, Noise, Power)
377 register "controls.fan_perf" = "{
378 [0] = { 100, 6000, 220, 2200, },
379 [1] = { 92, 5500, 180, 1800, },
380 [2] = { 85, 5000, 145, 1450, },
381 [3] = { 70, 4400, 115, 1150, },
382 [4] = { 56, 3900, 90, 900, },
383 [5] = { 45, 3300, 55, 550, },
384 [6] = { 38, 3000, 30, 300, },
385 [7] = { 33, 2900, 15, 150, },
386 [8] = { 10, 800, 10, 100, },
387 [9] = { 0, 0, 0, 50, }
388 }"
389
390 ## Fan options
391 register "options.fan.fine_grained_control" = "1"
392 register "options.fan.step_size" = "2"
393
394 device generic 1 on
395 probe THERMAL_SOLUTION THERMAL_SOLUTION_15W
396 end
397 end
398 end
399 device ref tcss_xhci on
400 chip drivers/usb/acpi
401 device ref tcss_root_hub on
402 chip drivers/usb/acpi
403 register "desc" = ""USB3 Type-C Port C0 (MLB)""
404 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
405 register "use_custom_pld" = "true"
406 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
407 device ref tcss_usb3_port1 on end
408 end
409 end
410 end
411 end
412 device ref xhci on
413 chip drivers/usb/acpi
414 device ref xhci_root_hub on
415 chip drivers/usb/acpi
416 register "desc" = ""USB2 Type-C Port C0 (MLB)""
417 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
418 register "use_custom_pld" = "true"
419 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
420 device ref usb2_port5 on end
421 end
422 chip drivers/usb/acpi
423 register "desc" = ""USB2 Type-A Port A0 (DB)""
424 register "type" = "UPC_TYPE_A"
425 register "use_custom_pld" = "true"
426 register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(3, 1))"
427 device ref usb2_port1 on end
428 end
429 chip drivers/usb/acpi
430 register "desc" = ""USB2 Type-A Port A1 (DB)""
431 register "type" = "UPC_TYPE_A"
432 register "use_custom_pld" = "true"
433 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(4, 1))"
434 device ref usb2_port2 on end
435 end
436 chip drivers/usb/acpi
437 register "desc" = ""USB2 Camera""
438 register "type" = "UPC_TYPE_INTERNAL"
439 device ref usb2_port3 on end
440 end
441 chip drivers/usb/acpi
442 register "desc" = ""USB2 Bluetooth""
443 register "type" = "UPC_TYPE_INTERNAL"
444 register "reset_gpio" =
445 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A13)"
446 device ref usb2_port6 on end
447 end
448 chip drivers/usb/acpi
449 register "desc" = ""USB2 Bluetooth""
450 register "type" = "UPC_TYPE_INTERNAL"
451 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A13)"
452 device ref usb2_port10 on end
453 end
454 chip drivers/usb/acpi
455 register "desc" = ""USB3 Type-A Port A0 (MLB)""
456 register "type" = "UPC_TYPE_USB3_A"
457 register "use_custom_pld" = "true"
458 register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(3, 1))"
459 device ref usb3_port1 on end
460 end
461 chip drivers/usb/acpi
462 register "desc" = ""USB3 Type-A Port A1 (DB)""
463 register "type" = "UPC_TYPE_USB3_A"
464 register "use_custom_pld" = "true"
465 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(4, 1))"
466 device ref usb3_port2 on end
467 end
468 end
469 end
470 end
471 device ref shared_sram on end
472 device ref cnvi_wifi on
473 chip drivers/wifi/generic
474 register "wake" = "GPE0_PME_B0"
475 register "enable_cnvi_ddr_rfim" = "true"
476 register "add_acpi_dma_property" = "true"
477 device generic 0 on end
478 end
479 end
480 device ref i2c0 on
481 chip drivers/i2c/tpm
482 register "hid" = ""GOOG0005""
483 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_A17_IRQ)"
484 device i2c 50 on end
485 end
486 end #I2C0
487 device ref i2c1 on
488 chip drivers/i2c/generic
489 register "hid" = ""ELAN0000""
490 register "desc" = ""ELAN Touchpad""
491 register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_B3_IRQ)"
492 register "wake" = "GPE0_DW1_03"
493 register "detect" = "1"
494 device i2c 15 on end
495 end
496 end #I2C1
497 device ref i2c5 on
498 chip drivers/i2c/hid
499 register "generic.hid" = ""ELAN9004""
500 register "generic.desc" = ""ELAN Touchscreen""
501 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D16_IRQ)"
502 register "generic.detect" = "1"
503 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D15)"
504 register "generic.reset_delay_ms" = "20"
505 register "generic.reset_off_delay_ms" = "2"
506 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E17)"
507 register "generic.enable_delay_ms" = "1"
508 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A21)"
509 register "generic.stop_delay_ms" = "150"
510 register "generic.stop_off_delay_ms" = "2"
511 register "generic.has_power_resource" = "1"
512 register "hid_desc_reg_offset" = "0x01"
513 device i2c 10 on end
514 end
515 end #I2C5
516 device ref heci1 on end
517 device ref pcie_rp7 off end
518 device ref emmc on end
519 device ref ish on
520 chip drivers/intel/ish
521 register "add_acpi_dma_property" = "true"
522 device generic 0 on end
523 end
524 end
525 device ref ufs on end
526 device ref uart0 on end
527 device ref pch_espi on
528 chip ec/google/chromeec
529 use conn0 as mux_conn[0]
530 device pnp 0c09.0 on end
531 end
532 end
533 device ref pmc hidden
534 chip drivers/intel/pmc_mux
535 device generic 0 on
536 chip drivers/intel/pmc_mux/conn
537 use usb2_port5 as usb2_port
538 use tcss_usb3_port1 as usb3_port
539 device generic 0 alias conn0 on end
540 end
541 end
542 end
543 end
Amanda Huang24d66f82024-05-31 15:35:28 +0800544 device ref hda on
545 chip drivers/sof
546 register "spkr_tplg" = "max98360a"
547 register "jack_tplg" = "rt5682"
548 register "mic_tplg" = "_2ch_pdm0"
549 device generic 0 on end
550 end
551 end
Amanda Huang7ba0cc02024-05-31 02:27:41 +0800552 end
EricKY Cheng7728ed32024-05-09 16:44:23 +0800553end