blob: 600eb024222a7dfbc8ef8e1dc479c0002c3c92a4 [file] [log] [blame]
Amanda Huang7ba0cc02024-05-31 02:27:41 +08001fw_config
2 field THERMAL_SOLUTION 0 0
3 option THERMAL_SOLUTION_6W 0
4 option THERMAL_SOLUTION_15W 1
5 end
Amanda Huang74472452024-06-11 16:02:19 +08006 field STORAGE 30 31
7 option STORAGE_EMMC 0
8 option STORAGE_UFS 1
9 end
Amanda Huang7ba0cc02024-05-31 02:27:41 +080010end
11
EricKY Cheng7728ed32024-05-09 16:44:23 +080012chip soc/intel/alderlake
Amanda Huang7ba0cc02024-05-31 02:27:41 +080013 register "sagv" = "SaGv_Enabled"
EricKY Cheng7728ed32024-05-09 16:44:23 +080014
Amanda Huang7ba0cc02024-05-31 02:27:41 +080015 # GPE configuration
16 register "pmc_gpe0_dw1" = "GPP_B"
EricKY Cheng7728ed32024-05-09 16:44:23 +080017
Amanda Huang7ba0cc02024-05-31 02:27:41 +080018 # S0ix enable
19 register "s0ix_enable" = "1"
20
21 # DPTF enable
22 register "dptf_enable" = "1"
23
24 register "tcc_offset" = "10" # TCC of 90
25
26 # Enable CNVi BT
27 register "cnvi_bt_core" = "true"
28
29 # eMMC HS400
30 register "emmc_enable_hs400_mode" = "1"
31
32 #eMMC DLL tuning parameters
33 # EMMC Tx CMD Delay
34 # Refer to EDS-Vol2-42.3.7.
35 # [14:8] steps of delay for DDR mode, each 125ps, range: 0 - 39.
36 # [6:0] steps of delay for SDR mode, each 125ps, range: 0 - 39.
37 register "common_soc_config.emmc_dll.emmc_tx_cmd_cntl" = "0x505"
38
39 # EMMC TX DATA Delay 1
40 # Refer to EDS-Vol2-42.3.8.
41 # [14:8] steps of delay for HS400, each 125ps, range: 0 - 78.
42 # [6:0] steps of delay for SDR104/HS200, each 125ps, range: 0 - 79.
43 register "common_soc_config.emmc_dll.emmc_tx_data_cntl1" = "0x909"
44
45 # EMMC TX DATA Delay 2
46 # Refer to EDS-Vol2-42.3.9.
47 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 79.
48 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
49 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 -79.
50 # [6:0] steps of delay for SDR12, each 125ps. Range: 0 - 79.
51 register "common_soc_config.emmc_dll.emmc_tx_data_cntl2" = "0x1C2A2828"
52
53 # EMMC RX CMD/DATA Delay 1
54 # Refer to EDS-Vol2-42.3.10.
55 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 119.
56 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
57 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 - 119.
58 # [6:0] steps of delay for SDR12, each 125ps, range: 0 - 119.
59 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl1" = "0x1C1B4F1B"
60
61 # EMMC RX CMD/DATA Delay 2
62 # Refer to EDS-Vol2-42.3.12.
63 # [17:16] stands for Rx Clock before Output Buffer,
64 # 00: Rx clock after output buffer,
65 # 01: Rx clock before output buffer,
66 # 10: Automatic selection based on working mode.
67 # 11: Reserved
68 # [14:8] steps of delay for Auto Tuning Mode, each 125ps, range: 0 - 39.
69 # [6:0] steps of delay for HS200, each 125ps, range: 0 - 79.
70 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl2" = "0x1004E"
71
72 # EMMC Rx Strobe Delay
73 # Refer to EDS-Vol2-42.3.11.
74 # [14:8] Rx Strobe Delay DLL 1(HS400 Mode), each 125ps, range: 0 - 39.
75 # [6:0] Rx Strobe Delay DLL 2(HS400 Mode), each 125ps, range: 0 - 39.
76 register "common_soc_config.emmc_dll.emmc_rx_strobe_cntl" = "0x01515"
77
78 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # USB2_A0
79 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # USB2_A1
80 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
81 register "usb2_ports[3]" = "USB2_PORT_EMPTY" # Disable USB2 Port 4
82 register "usb2_ports[4]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB2_C0
83 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth port for CNVi WLAN
84 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Disable USB2 Port 7
85 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Disable USB2 Port 8
86 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth port for CNVi WLAN
87
88 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB3/2 Type A port A0
89 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB3/2 Type A port A1
90
91 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
92
93 # Bit 0 - C0 has no redriver, so enable SBU muxing in the SoC.
94 # Bit 2 - C1 has a redriver which does SBU muxing.
95 # Bit 1,3 - AUX lines are not swapped on the motherboard for either C0 or C1.
96 register "tcss_aux_ori" = "0"
97
Amanda Huang24d66f82024-05-31 15:35:28 +080098 # HD Audio
99 register "pch_hda_dsp_enable" = "1"
100 register "pch_hda_sdi_enable[0]" = "1"
101 register "pch_hda_sdi_enable[1]" = "1"
102 register "pch_hda_audio_link_hda_enable" = "1"
103 register "pch_hda_idisp_link_tmode" = "HDA_TMODE_8T"
104 register "pch_hda_idisp_link_frequency" = "HDA_LINKFREQ_96MHZ"
105 register "pch_hda_idisp_codec_enable" = "1"
106
Amanda Huang7ba0cc02024-05-31 02:27:41 +0800107 # Configure external V1P05/Vnn/VnnSx Rails
108 register "ext_fivr_settings" = "{
109 .configure_ext_fivr = 1,
110 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX & ~FIVR_ENABLE_S0,
111 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
112 .vnn_sx_enable_bitmap = FIVR_ENABLE_ALL_SX,
113 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL,
114 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_MIN_ACTIVE,
115 .v1p05_voltage_mv = 1050,
116 .vnn_voltage_mv = 780,
117 .vnn_sx_voltage_mv = 1050,
118 .v1p05_icc_max_ma = 500,
119 .vnn_icc_max_ma = 500,
120 }"
121
122
123 register "serial_io_i2c_mode" = "{
124 [PchSerialIoIndexI2C0] = PchSerialIoPci,
125 [PchSerialIoIndexI2C1] = PchSerialIoPci,
126 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
127 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
128 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
129 [PchSerialIoIndexI2C5] = PchSerialIoPci,
130 }"
131
132 register "serial_io_gspi_mode" = "{
133 [PchSerialIoIndexGSPI0] = PchSerialIoDisabled,
134 [PchSerialIoIndexGSPI1] = PchSerialIoDisabled,
135 }"
136
137 register "serial_io_uart_mode" = "{
138 [PchSerialIoIndexUART0] = PchSerialIoPci,
139 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
140 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
141 }"
142
143 # FIXME: To be enabled in future based on PNP impact data.
144 # Disable Package C-state demotion for nissa baseboard.
145 register "disable_package_c_state_demotion" = "1"
146
147 # Intel Common SoC Config
148 #+-------------------+---------------------------+
149 #| Field | Value |
150 #+-------------------+---------------------------+
151 #| I2C0 | TPM. Early init is |
152 #| | required to set up a BAR |
153 #| | for TPM communication |
154 #| I2C1 | Trackpad |
155 #| I2C5 | Touchscreen |
156 #+-------------------+---------------------------+
157 register "common_soc_config" = "{
158 .i2c[0] = {
159 .early_init = 1,
160 .speed = I2C_SPEED_FAST_PLUS,
161 .speed_config[0] = {
162 .speed = I2C_SPEED_FAST_PLUS,
163 .scl_lcnt = 55,
164 .scl_hcnt = 30,
165 .sda_hold = 7,
166 }
167 },
168 .i2c[1] = {
169 .speed = I2C_SPEED_FAST,
170 .speed_config[0] = {
171 .speed = I2C_SPEED_FAST,
172 .scl_lcnt = 158,
173 .scl_hcnt = 79,
174 .sda_hold = 7,
175 }
176 },
177 .i2c[5] = {
178 .speed = I2C_SPEED_FAST,
179 .speed_config[0] = {
180 .speed = I2C_SPEED_FAST,
181 .scl_lcnt = 158,
182 .scl_hcnt = 79,
183 .sda_hold = 7,
184 }
185 },
186 }"
187
188 register "power_limits_config[ADL_N_041_6W_CORE]" = "{
189 .tdp_pl1_override = 20,
190 .tdp_pl2_override = 25,
191 .tdp_pl4 = 78,
192 }"
193
194 register "power_limits_config[ADL_N_081_15W_CORE]" = "{
195 .tdp_pl1_override = 20,
196 .tdp_pl2_override = 35,
197 .tdp_pl4 = 83,
198 }"
199
200 device domain 0 on
201 device ref igpu on end
202 device ref dtt on
203 chip drivers/intel/dptf
204 ## sensor information
205 register "options.tsr[0].desc" = ""DDR""
206 register "options.tsr[1].desc" = ""charger""
207 register "options.tsr[2].desc" = ""ambient""
208
209 ## Active Policy
210 register "policies.active" = "{
211 [0] = {
212 .target = DPTF_CPU,
213 .thresholds = {
214 TEMP_PCT(70, 100),
215 TEMP_PCT(60, 65),
216 TEMP_PCT(42, 60),
217 TEMP_PCT(39, 55),
218 TEMP_PCT(38, 50),
219 TEMP_PCT(35, 43),
220 TEMP_PCT(31, 30),
221 }
222 },
223 [1] = {
224 .target = DPTF_TEMP_SENSOR_0,
225 .thresholds = {
226 TEMP_PCT(60, 100),
227 TEMP_PCT(55, 65),
228 TEMP_PCT(52, 60),
229 TEMP_PCT(50, 55),
230 TEMP_PCT(48, 50),
231 TEMP_PCT(45, 43),
232 TEMP_PCT(41, 30),
233 }
234 }
235 }"
236
237 ## Passive Policy
238 register "policies.passive" = "{
239 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
240 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 70, 5000),
241 [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 70, 5000),
242 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 70, 5000),
243 }"
244
245 ## Critical Policy
246 register "policies.critical" = "{
247 [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN),
248 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 95, SHUTDOWN),
249 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 95, SHUTDOWN),
250 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 95, SHUTDOWN),
251 }"
252
253 register "controls.power_limits" = "{
254 .pl1 = {
255 .min_power = 6000,
256 .max_power = 20000,
257 .time_window_min = 28 * MSECS_PER_SEC,
258 .time_window_max = 28 * MSECS_PER_SEC,
259 .granularity = 500
260 },
261 .pl2 = {
262 .min_power = 25000,
263 .max_power = 25000,
264 .time_window_min = 32 * MSECS_PER_SEC,
265 .time_window_max = 32 * MSECS_PER_SEC,
266 .granularity = 500
267 }
268 }"
269
270 ## Charger Performance Control (Control, mA)
271 register "controls.charger_perf" = "{
272 [0] = { 255, 1700 },
273 [1] = { 24, 1500 },
274 [2] = { 16, 1000 },
275 [3] = { 8, 500 }
276 }"
277
278 ## Fan Performance Control (Percent, Speed, Noise, Power)
279 register "controls.fan_perf" = "{
280 [0] = { 100, 6000, 220, 2200, },
281 [1] = { 92, 5500, 180, 1800, },
282 [2] = { 85, 5000, 145, 1450, },
283 [3] = { 70, 4400, 115, 1150, },
284 [4] = { 56, 3900, 90, 900, },
285 [5] = { 45, 3300, 55, 550, },
286 [6] = { 38, 3000, 30, 300, },
287 [7] = { 33, 2900, 15, 150, },
288 [8] = { 10, 800, 10, 100, },
289 [9] = { 0, 0, 0, 50, }
290 }"
291
292 ## Fan options
293 register "options.fan.fine_grained_control" = "1"
294 register "options.fan.step_size" = "2"
295
296 device generic 0 on
297 probe THERMAL_SOLUTION THERMAL_SOLUTION_6W
298 end
299 end
300 chip drivers/intel/dptf
301 ## sensor information
302 register "options.tsr[0].desc" = ""DDR""
303 register "options.tsr[1].desc" = ""charger""
304 register "options.tsr[2].desc" = ""ambient""
305
306 ## Active Policy
307 register "policies.active" = "{
308 [0] = {
309 .target = DPTF_CPU,
310 .thresholds = {
311 TEMP_PCT(70, 100),
312 TEMP_PCT(60, 65),
313 TEMP_PCT(42, 58),
314 TEMP_PCT(39, 53),
315 TEMP_PCT(38, 47),
316 TEMP_PCT(35, 43),
317 TEMP_PCT(31, 30),
318 }
319 },
320 [1] = {
321 .target = DPTF_TEMP_SENSOR_0,
322 .thresholds = {
323 TEMP_PCT(60, 100),
324 TEMP_PCT(55, 65),
325 TEMP_PCT(52, 58),
326 TEMP_PCT(50, 53),
327 TEMP_PCT(48, 47),
328 TEMP_PCT(45, 43),
329 TEMP_PCT(41, 30),
330 }
331 }
332 }"
333
334 ## Passive Policy
335 register "policies.passive" = "{
336 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
337 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 70, 5000),
338 [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 70, 5000),
339 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 70, 5000),
340 }"
341
342 ## Critical Policy
343 register "policies.critical" = "{
344 [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN),
345 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 95, SHUTDOWN),
346 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 95, SHUTDOWN),
347 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 95, SHUTDOWN),
348 }"
349
350 register "controls.power_limits" = "{
351 .pl1 = {
352 .min_power = 15000,
353 .max_power = 20000,
354 .time_window_min = 28 * MSECS_PER_SEC,
355 .time_window_max = 28 * MSECS_PER_SEC,
356 .granularity = 500
357 },
358 .pl2 = {
359 .min_power = 35000,
360 .max_power = 35000,
361 .time_window_min = 32 * MSECS_PER_SEC,
362 .time_window_max = 32 * MSECS_PER_SEC,
363 .granularity = 500
364 }
365 }"
366
367 ## Charger Performance Control (Control, mA)
368 register "controls.charger_perf" = "{
369 [0] = { 255, 1700 },
370 [1] = { 24, 1500 },
371 [2] = { 16, 1000 },
372 [3] = { 8, 500 }
373 }"
374
375 ## Fan Performance Control (Percent, Speed, Noise, Power)
376 register "controls.fan_perf" = "{
377 [0] = { 100, 6000, 220, 2200, },
378 [1] = { 92, 5500, 180, 1800, },
379 [2] = { 85, 5000, 145, 1450, },
380 [3] = { 70, 4400, 115, 1150, },
381 [4] = { 56, 3900, 90, 900, },
382 [5] = { 45, 3300, 55, 550, },
383 [6] = { 38, 3000, 30, 300, },
384 [7] = { 33, 2900, 15, 150, },
385 [8] = { 10, 800, 10, 100, },
386 [9] = { 0, 0, 0, 50, }
387 }"
388
389 ## Fan options
390 register "options.fan.fine_grained_control" = "1"
391 register "options.fan.step_size" = "2"
392
393 device generic 1 on
394 probe THERMAL_SOLUTION THERMAL_SOLUTION_15W
395 end
396 end
397 end
398 device ref tcss_xhci on
399 chip drivers/usb/acpi
400 device ref tcss_root_hub on
401 chip drivers/usb/acpi
402 register "desc" = ""USB3 Type-C Port C0 (MLB)""
403 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
404 register "use_custom_pld" = "true"
405 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
406 device ref tcss_usb3_port1 on end
407 end
408 end
409 end
410 end
411 device ref xhci on
412 chip drivers/usb/acpi
413 device ref xhci_root_hub on
414 chip drivers/usb/acpi
415 register "desc" = ""USB2 Type-C Port C0 (MLB)""
416 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
417 register "use_custom_pld" = "true"
418 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
419 device ref usb2_port5 on end
420 end
421 chip drivers/usb/acpi
422 register "desc" = ""USB2 Type-A Port A0 (DB)""
423 register "type" = "UPC_TYPE_A"
424 register "use_custom_pld" = "true"
425 register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(3, 1))"
426 device ref usb2_port1 on end
427 end
428 chip drivers/usb/acpi
429 register "desc" = ""USB2 Type-A Port A1 (DB)""
430 register "type" = "UPC_TYPE_A"
431 register "use_custom_pld" = "true"
432 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(4, 1))"
433 device ref usb2_port2 on end
434 end
435 chip drivers/usb/acpi
436 register "desc" = ""USB2 Camera""
437 register "type" = "UPC_TYPE_INTERNAL"
438 device ref usb2_port3 on end
439 end
440 chip drivers/usb/acpi
441 register "desc" = ""USB2 Bluetooth""
442 register "type" = "UPC_TYPE_INTERNAL"
443 register "reset_gpio" =
444 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A13)"
445 device ref usb2_port6 on end
446 end
447 chip drivers/usb/acpi
448 register "desc" = ""USB2 Bluetooth""
449 register "type" = "UPC_TYPE_INTERNAL"
450 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A13)"
451 device ref usb2_port10 on end
452 end
453 chip drivers/usb/acpi
454 register "desc" = ""USB3 Type-A Port A0 (MLB)""
455 register "type" = "UPC_TYPE_USB3_A"
456 register "use_custom_pld" = "true"
457 register "custom_pld" = "ACPI_PLD_TYPE_A(LEFT, RIGHT, ACPI_PLD_GROUP(3, 1))"
458 device ref usb3_port1 on end
459 end
460 chip drivers/usb/acpi
461 register "desc" = ""USB3 Type-A Port A1 (DB)""
462 register "type" = "UPC_TYPE_USB3_A"
463 register "use_custom_pld" = "true"
464 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(4, 1))"
465 device ref usb3_port2 on end
466 end
467 end
468 end
469 end
470 device ref shared_sram on end
471 device ref cnvi_wifi on
472 chip drivers/wifi/generic
473 register "wake" = "GPE0_PME_B0"
474 register "enable_cnvi_ddr_rfim" = "true"
475 register "add_acpi_dma_property" = "true"
476 device generic 0 on end
477 end
478 end
479 device ref i2c0 on
480 chip drivers/i2c/tpm
481 register "hid" = ""GOOG0005""
482 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_A17_IRQ)"
483 device i2c 50 on end
484 end
485 end #I2C0
486 device ref i2c1 on
487 chip drivers/i2c/generic
488 register "hid" = ""ELAN0000""
489 register "desc" = ""ELAN Touchpad""
490 register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_B3_IRQ)"
491 register "wake" = "GPE0_DW1_03"
492 register "detect" = "1"
493 device i2c 15 on end
494 end
495 end #I2C1
496 device ref i2c5 on
497 chip drivers/i2c/hid
498 register "generic.hid" = ""ELAN9004""
499 register "generic.desc" = ""ELAN Touchscreen""
500 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D16_IRQ)"
501 register "generic.detect" = "1"
502 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D15)"
503 register "generic.reset_delay_ms" = "20"
504 register "generic.reset_off_delay_ms" = "2"
505 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E17)"
506 register "generic.enable_delay_ms" = "1"
507 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A21)"
508 register "generic.stop_delay_ms" = "150"
509 register "generic.stop_off_delay_ms" = "2"
510 register "generic.has_power_resource" = "1"
511 register "hid_desc_reg_offset" = "0x01"
512 device i2c 10 on end
513 end
514 end #I2C5
515 device ref heci1 on end
516 device ref pcie_rp7 off end
517 device ref emmc on end
518 device ref ish on
519 chip drivers/intel/ish
520 register "add_acpi_dma_property" = "true"
521 device generic 0 on end
522 end
523 end
524 device ref ufs on end
525 device ref uart0 on end
526 device ref pch_espi on
527 chip ec/google/chromeec
528 use conn0 as mux_conn[0]
529 device pnp 0c09.0 on end
530 end
531 end
532 device ref pmc hidden
533 chip drivers/intel/pmc_mux
534 device generic 0 on
535 chip drivers/intel/pmc_mux/conn
536 use usb2_port5 as usb2_port
537 use tcss_usb3_port1 as usb3_port
538 device generic 0 alias conn0 on end
539 end
540 end
541 end
542 end
Amanda Huang24d66f82024-05-31 15:35:28 +0800543 device ref hda on
544 chip drivers/sof
545 register "spkr_tplg" = "max98360a"
546 register "jack_tplg" = "rt5682"
547 register "mic_tplg" = "_2ch_pdm0"
548 device generic 0 on end
549 end
550 end
Amanda Huang7ba0cc02024-05-31 02:27:41 +0800551 end
EricKY Cheng7728ed32024-05-09 16:44:23 +0800552end