blob: 13161d66d5d3d3b2620e6c05dfca352cb6b96d84 [file] [log] [blame]
Aaron Durbine6af4be2015-09-24 12:26:31 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2015 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Aaron Durbine6af4be2015-09-24 12:26:31 -050014 */
15
Aaron Durbin909c5122015-09-29 17:41:30 -050016#include <arch/early_variables.h>
Aaron Durbine6af4be2015-09-24 12:26:31 -050017#include <console/console.h>
Nico Huberd67edca2018-11-13 19:28:07 +010018#include <cpu/x86/mtrr.h>
Aaron Durbine6af4be2015-09-24 12:26:31 -050019#include <fsp/car.h>
Aaron Durbin909c5122015-09-29 17:41:30 -050020#include <fsp/util.h>
Aaron Durbin6d720f32015-12-08 17:00:23 -060021#include <program_loading.h>
Aaron Durbine6af4be2015-09-24 12:26:31 -050022#include <timestamp.h>
23
Aaron Durbin909c5122015-09-29 17:41:30 -050024FSP_INFO_HEADER *fih_car CAR_GLOBAL;
25
26/* Save FSP_INFO_HEADER for TempRamExit() call in assembly. */
27static inline void set_fih_car(FSP_INFO_HEADER *fih)
28{
29 /* This variable is written in the raw form because it's only
30 * ever accessed in code that that has the cache-as-ram enabled. The
31 * assembly routine which tears down cache-as-ram utilizes this
32 * variable for determining where to find FSP. */
33 fih_car = fih;
34}
35
Aaron Durbine6af4be2015-09-24 12:26:31 -050036asmlinkage void *cache_as_ram_main(struct cache_as_ram_params *car_params)
37{
38 /* Initialize timestamp book keeping only once. */
39 timestamp_init(car_params->tsc);
40
41 /* Call into pre-console init code then initialize console. */
42 car_soc_pre_console_init();
43 car_mainboard_pre_console_init();
44 console_init();
45
46 printk(BIOS_DEBUG, "FSP TempRamInit successful\n");
47
48 printk(BIOS_SPEW, "bist: 0x%08x\n", car_params->bist);
49 printk(BIOS_SPEW, "tsc: 0x%016llx\n", car_params->tsc);
50
51 if (car_params->bootloader_car_start != CONFIG_DCACHE_RAM_BASE ||
52 car_params->bootloader_car_end !=
53 (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE)) {
54 printk(BIOS_INFO, "CAR mismatch: %08x--%08x vs %08lx--%08lx\n",
55 CONFIG_DCACHE_RAM_BASE,
56 CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE,
57 (long)car_params->bootloader_car_start,
58 (long)car_params->bootloader_car_end);
59 }
60
61 car_soc_post_console_init();
62 car_mainboard_post_console_init();
63
Aaron Durbin909c5122015-09-29 17:41:30 -050064 set_fih_car(car_params->fih);
65
Elyes HAOUAS77537312016-07-30 15:37:26 +020066 /* Return new stack value in RAM back to assembly stub. */
Aaron Durbine6af4be2015-09-24 12:26:31 -050067 return cache_as_ram_stage_main(car_params->fih);
68}
69
Aaron Durbin909c5122015-09-29 17:41:30 -050070/* Entry point taken when romstage is called after a separate verstage. */
Teo Boon Tiongd8e34b22016-12-28 18:56:26 +080071asmlinkage void *romstage_c_entry(void)
Aaron Durbin909c5122015-09-29 17:41:30 -050072{
73 /* Need to locate the current FSP_INFO_HEADER. The cache-as-ram
74 * is still enabled. We can directly access work buffer here. */
75 FSP_INFO_HEADER *fih;
Aaron Durbin7e7a4df2015-12-08 14:34:35 -060076 struct prog fsp = PROG_INIT(PROG_REFCODE, "fsp.bin");
Aaron Durbin909c5122015-09-29 17:41:30 -050077
78 console_init();
79
Aaron Durbin6d720f32015-12-08 17:00:23 -060080 if (prog_locate(&fsp)) {
Aaron Durbin909c5122015-09-29 17:41:30 -050081 fih = NULL;
Aaron Durbin6d720f32015-12-08 17:00:23 -060082 printk(BIOS_ERR, "Unable to locate %s\n", prog_name(&fsp));
Aaron Durbin909c5122015-09-29 17:41:30 -050083 } else
Aaron Durbin6d720f32015-12-08 17:00:23 -060084 /* This leaks a mapping which this code assumes is benign as
85 * the flash is memory mapped CPU's address space. */
86 fih = find_fsp((uintptr_t)rdev_mmap_full(prog_rdev(&fsp)));
Aaron Durbin909c5122015-09-29 17:41:30 -050087
88 set_fih_car(fih);
89
Elyes HAOUAS77537312016-07-30 15:37:26 +020090 /* Return new stack value in RAM back to assembly stub. */
Aaron Durbin909c5122015-09-29 17:41:30 -050091 return cache_as_ram_stage_main(fih);
92}
93
Aaron Durbine6af4be2015-09-24 12:26:31 -050094asmlinkage void after_cache_as_ram(void *chipset_context)
95{
96 timestamp_add_now(TS_FSP_TEMP_RAM_EXIT_END);
97 printk(BIOS_DEBUG, "FspTempRamExit returned successfully\n");
Nico Huberd67edca2018-11-13 19:28:07 +010098 display_mtrrs();
Aaron Durbine6af4be2015-09-24 12:26:31 -050099
100 after_cache_as_ram_stage();
101}
102
Aaron Durbin64031672018-04-21 14:45:32 -0600103void __weak car_mainboard_pre_console_init(void)
Aaron Durbine6af4be2015-09-24 12:26:31 -0500104{
105}
106
Aaron Durbin64031672018-04-21 14:45:32 -0600107void __weak car_soc_pre_console_init(void)
Aaron Durbine6af4be2015-09-24 12:26:31 -0500108{
109}
110
Aaron Durbin64031672018-04-21 14:45:32 -0600111void __weak car_mainboard_post_console_init(void)
Aaron Durbine6af4be2015-09-24 12:26:31 -0500112{
113}
114
Aaron Durbin64031672018-04-21 14:45:32 -0600115void __weak car_soc_post_console_init(void)
Aaron Durbine6af4be2015-09-24 12:26:31 -0500116{
117}