blob: 0e1d57e3dd9cac1cc60fb5a10ff4876935160e23 [file] [log] [blame]
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050014 */
15
16#include <stddef.h>
17#include <arch/cpu.h>
18#include <arch/io.h>
Aaron Durbin00bf3db2014-01-09 10:33:23 -060019#include <arch/early_variables.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050020#include <console/console.h>
21#include <cbmem.h>
22#include <cpu/x86/mtrr.h>
Martin Rothe6ff1592017-06-24 21:34:29 -060023#if IS_ENABLED(CONFIG_EC_GOOGLE_CHROMEEC)
Aaron Durbin3e0eea12013-10-28 11:20:35 -050024#include <ec/google/chromeec/ec.h>
25#endif
Aaron Durbina8e9b632013-10-30 15:46:07 -050026#include <elog.h>
Kyösti Mälkki65e8f642016-06-27 11:27:56 +030027#include <program_loading.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050028#include <romstage_handoff.h>
Aaron Durbinbd74a4b2015-03-06 23:17:33 -060029#include <stage_cache.h>
Aaron Durbinafe8aee2016-11-29 21:37:42 -060030#include <string.h>
Aaron Durbin794bddf2013-09-27 11:38:36 -050031#include <timestamp.h>
Aaron Durbinebf7ec52013-11-14 13:47:08 -060032#include <vendorcode/google/chromeos/chromeos.h>
Julius Werner18ea2d32014-10-07 16:42:17 -070033#include <soc/gpio.h>
34#include <soc/iomap.h>
35#include <soc/lpc.h>
36#include <soc/pci_devs.h>
37#include <soc/pmc.h>
Julius Werner18ea2d32014-10-07 16:42:17 -070038#include <soc/romstage.h>
39#include <soc/smm.h>
40#include <soc/spi.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050041
42/* The cache-as-ram assembly file calls romstage_main() after setting up
43 * cache-as-ram. romstage_main() will then call the mainboards's
44 * mainboard_romstage_entry() function. That function then calls
45 * romstage_common() below. The reason for the back and forth is to provide
46 * common entry point from cache-as-ram while still allowing for code sharing.
47 * Because we can't use global variables the stack is used for allocations --
48 * thus the need to call back and forth. */
49
Arthur Heymansd5d20d02018-11-29 14:16:49 +010050static void platform_enter_postcar(void);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050051
52static void program_base_addresses(void)
53{
54 uint32_t reg;
55 const uint32_t lpc_dev = PCI_DEV(0, LPC_DEV, LPC_FUNC);
56
57 /* Memory Mapped IO registers. */
58 reg = PMC_BASE_ADDRESS | 2;
59 pci_write_config32(lpc_dev, PBASE, reg);
60 reg = IO_BASE_ADDRESS | 2;
61 pci_write_config32(lpc_dev, IOBASE, reg);
62 reg = ILB_BASE_ADDRESS | 2;
63 pci_write_config32(lpc_dev, IBASE, reg);
64 reg = SPI_BASE_ADDRESS | 2;
65 pci_write_config32(lpc_dev, SBASE, reg);
66 reg = MPHY_BASE_ADDRESS | 2;
67 pci_write_config32(lpc_dev, MPBASE, reg);
Aaron Durbina64ef622013-10-03 12:56:37 -050068 reg = PUNIT_BASE_ADDRESS | 2;
69 pci_write_config32(lpc_dev, PUBASE, reg);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050070 reg = RCBA_BASE_ADDRESS | 1;
71 pci_write_config32(lpc_dev, RCBA, reg);
72
73 /* IO Port Registers. */
74 reg = ACPI_BASE_ADDRESS | 2;
75 pci_write_config32(lpc_dev, ABASE, reg);
76 reg = GPIO_BASE_ADDRESS | 2;
77 pci_write_config32(lpc_dev, GBASE, reg);
78}
79
Aaron Durbin6f9947a2013-11-18 11:16:20 -060080static void spi_init(void)
81{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080082 u32 *scs = (u32 *)(SPI_BASE_ADDRESS + SCS);
83 u32 *bcr = (u32 *)(SPI_BASE_ADDRESS + BCR);
Aaron Durbin4177db52014-02-05 14:55:26 -060084 uint32_t reg;
85
86 /* Disable generating SMI when setting WPD bit. */
87 write32(scs, read32(scs) & ~SMIWPEN);
88 /*
89 * Enable caching and prefetching in the SPI controller. Disable
90 * the SMM-only BIOS write and set WPD bit.
91 */
92 reg = (read32(bcr) & ~SRC_MASK) | SRC_CACHE_PREFETCH | BCR_WPD;
93 reg &= ~EISS;
94 write32(bcr, reg);
Aaron Durbin6f9947a2013-11-18 11:16:20 -060095}
96
Aaron Durbin794bddf2013-09-27 11:38:36 -050097/* Entry from cache-as-ram.inc. */
Elyes HAOUAS88607a42018-10-05 10:36:45 +020098void *asmlinkage romstage_main(unsigned long bist, uint32_t tsc_low,
99 uint32_t tsc_hi)
Aaron Durbin794bddf2013-09-27 11:38:36 -0500100{
101 struct romstage_params rp = {
102 .bist = bist,
103 .mrc_params = NULL,
104 };
105
106 /* Save initial timestamp from bootblock. */
Kyösti Mälkki41759272014-12-31 21:11:51 +0200107 timestamp_init((((uint64_t)tsc_hi) << 32) | (uint64_t)tsc_low);
108
Aaron Durbin794bddf2013-09-27 11:38:36 -0500109 /* Save romstage begin */
Kyösti Mälkki41759272014-12-31 21:11:51 +0200110 timestamp_add_now(TS_START_ROMSTAGE);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500111
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500112 program_base_addresses();
113
Aaron Durbinfd039f72013-10-04 11:11:52 -0500114 tco_disable();
115
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500116 byt_config_com1_and_enable();
117
118 console_init();
119
Aaron Durbin6f9947a2013-11-18 11:16:20 -0600120 spi_init();
121
Aaron Durbinbb3ee832013-10-07 17:12:20 -0500122 set_max_freq();
123
Aaron Durbin189aa3e2013-10-04 11:17:45 -0500124 punit_init();
125
Aaron Durbinecf90862013-09-24 12:36:14 -0500126 gfx_init();
127
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500128 /* Call into mainboard. */
129 mainboard_romstage_entry(&rp);
130
Arthur Heymansd5d20d02018-11-29 14:16:49 +0100131 platform_enter_postcar();
132
133 /* We don't return here */
134 return NULL;
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500135}
136
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600137static struct chipset_power_state power_state CAR_GLOBAL;
138
Aaron Durbin41607a42015-06-09 13:54:10 -0500139static void migrate_power_state(int is_recovery)
Aaron Durbin6e328932013-11-06 12:04:50 -0600140{
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600141 struct chipset_power_state *ps_cbmem;
142 struct chipset_power_state *ps_car;
143
144 ps_car = car_get_var_ptr(&power_state);
145 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
146
147 if (ps_cbmem == NULL) {
148 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
149 return;
150 }
151 memcpy(ps_cbmem, ps_car, sizeof(*ps_cbmem));
152}
Kyösti Mälkki4fbac462015-01-07 04:48:43 +0200153ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600154
155static struct chipset_power_state *fill_power_state(void)
156{
157 struct chipset_power_state *ps = car_get_var_ptr(&power_state);
158
159 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
160 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
161 ps->pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
162 ps->gpe0_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS);
163 ps->gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN);
164 ps->tco_sts = inl(ACPI_BASE_ADDRESS + TCO_STS);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800165 ps->prsts = read32((u32 *)(PMC_BASE_ADDRESS + PRSTS));
166 ps->gen_pmcon1 = read32((u32 *)(PMC_BASE_ADDRESS + GEN_PMCON1));
167 ps->gen_pmcon2 = read32((u32 *)(PMC_BASE_ADDRESS + GEN_PMCON2));
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600168
169 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
170 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
171 printk(BIOS_DEBUG, "gpe0_sts: %08x gpe0_en: %08x tco_sts: %08x\n",
172 ps->gpe0_sts, ps->gpe0_en, ps->tco_sts);
173 printk(BIOS_DEBUG, "prsts: %08x gen_pmcon1: %08x gen_pmcon2: %08x\n",
174 ps->prsts, ps->gen_pmcon1, ps->gen_pmcon2);
175
176 return ps;
177}
178
179/* Return 0, 3, or 5 to indicate the previous sleep state. */
180static int chipset_prev_sleep_state(struct chipset_power_state *ps)
181{
Aaron Durbin6e328932013-11-06 12:04:50 -0600182 /* Default to S0. */
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500183 int prev_sleep_state = ACPI_S0;
Aaron Durbin6e328932013-11-06 12:04:50 -0600184
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600185 if (ps->pm1_sts & WAK_STS) {
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500186 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
187 case ACPI_S3:
188 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME))
189 prev_sleep_state = ACPI_S3;
Aaron Durbin6e328932013-11-06 12:04:50 -0600190 break;
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500191 case ACPI_S5:
192 prev_sleep_state = ACPI_S5;
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600193 break;
Aaron Durbin6e328932013-11-06 12:04:50 -0600194 }
195 /* Clear SLP_TYP. */
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600196 outl(ps->pm1_cnt & ~(SLP_TYP), ACPI_BASE_ADDRESS + PM1_CNT);
Aaron Durbin6e328932013-11-06 12:04:50 -0600197 }
198
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600199 if (ps->gen_pmcon1 & (PWR_FLR | SUS_PWR_FLR)) {
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500200 prev_sleep_state = ACPI_S5;
Aaron Durbin6e328932013-11-06 12:04:50 -0600201 }
202
Aaron Durbin6e328932013-11-06 12:04:50 -0600203 return prev_sleep_state;
204}
205
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500206/* Entry from the mainboard. */
207void romstage_common(struct romstage_params *params)
208{
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600209 struct chipset_power_state *ps;
Aaron Durbin6e328932013-11-06 12:04:50 -0600210 int prev_sleep_state;
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500211
Kyösti Mälkki41759272014-12-31 21:11:51 +0200212 timestamp_add_now(TS_BEFORE_INITRAM);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500213
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600214 ps = fill_power_state();
215 prev_sleep_state = chipset_prev_sleep_state(ps);
Aaron Durbin6e328932013-11-06 12:04:50 -0600216
217 printk(BIOS_DEBUG, "prev_sleep_state = S%d\n", prev_sleep_state);
218
Martin Rothe6ff1592017-06-24 21:34:29 -0600219#if IS_ENABLED(CONFIG_ELOG_BOOT_COUNT)
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500220 if (prev_sleep_state != ACPI_S3)
Aaron Durbin4177db52014-02-05 14:55:26 -0600221 boot_count_increment();
222#endif
223
224
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500225 /* Initialize RAM */
Aaron Durbin6e328932013-11-06 12:04:50 -0600226 raminit(params->mrc_params, prev_sleep_state);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500227
Kyösti Mälkki41759272014-12-31 21:11:51 +0200228 timestamp_add_now(TS_AFTER_INITRAM);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500229
Aaron Durbin77e13992016-11-29 17:43:04 -0600230 romstage_handoff_init(prev_sleep_state == ACPI_S3);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500231}
232
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500233void asmlinkage romstage_after_car(void)
234{
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500235 /* Load the ramstage. */
Kyösti Mälkki65e8f642016-06-27 11:27:56 +0300236 run_ramstage();
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500237 while (1);
238}
239
240static inline uint32_t *stack_push(u32 *stack, u32 value)
241{
242 stack = &stack[-1];
243 *stack = value;
244 return stack;
245}
246
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100247#define ROMSTAGE_RAM_STACK_SIZE 0x5000
248
Elyes HAOUASbc8762e2018-04-25 15:50:27 +0200249/* setup_stack_and_mtrrs() determines the stack to use after
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500250 * cache-as-ram is torn down as well as the MTRR settings to use. */
Arthur Heymansd5d20d02018-11-29 14:16:49 +0100251static void platform_enter_postcar(void)
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500252{
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100253 struct postcar_frame pcf;
254 uintptr_t top_of_ram;
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500255
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100256 if (postcar_frame_init(&pcf, ROMSTAGE_RAM_STACK_SIZE))
257 die("Unable to initialize postcar frame.\n");
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500258 /* Cache the ROM as WP just below 4GiB. */
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100259 postcar_frame_add_mtrr(&pcf, CACHE_ROM_BASE, CACHE_ROM_SIZE,
260 MTRR_TYPE_WRPROT);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500261
Kyösti Mälkki65cc5262016-06-19 20:38:41 +0300262 /* Cache RAM as WB from 0 -> CACHE_TMP_RAMTOP. */
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100263 postcar_frame_add_mtrr(&pcf, 0, CACHE_TMP_RAMTOP, MTRR_TYPE_WRBACK);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500264
Arthur Heymansf6cfbf32018-11-29 14:08:15 +0100265 /* Cache at least 8 MiB below the top of ram, and at most 8 MiB
266 * above top of the ram. This satisfies MTRR alignment requirement
267 * with different TSEG size configurations.
268 */
269 top_of_ram = ALIGN_DOWN((uintptr_t)cbmem_top(), 8*MiB);
270 postcar_frame_add_mtrr(&pcf, top_of_ram - 8*MiB, 16*MiB,
271 MTRR_TYPE_WRBACK);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500272
Arthur Heymansd5d20d02018-11-29 14:16:49 +0100273 run_postcar_phase(&pcf);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500274}