blob: 07b801093fa850e10440a2f5f6ecea4495a13a40 [file] [log] [blame]
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050014 */
15
16#include <stddef.h>
17#include <arch/cpu.h>
18#include <arch/io.h>
Aaron Durbin00bf3db2014-01-09 10:33:23 -060019#include <arch/early_variables.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050020#include <console/console.h>
Aaron Durbinbd74a4b2015-03-06 23:17:33 -060021#include <cbfs.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050022#include <cbmem.h>
23#include <cpu/x86/mtrr.h>
Martin Rothe6ff1592017-06-24 21:34:29 -060024#if IS_ENABLED(CONFIG_EC_GOOGLE_CHROMEEC)
Aaron Durbin3e0eea12013-10-28 11:20:35 -050025#include <ec/google/chromeec/ec.h>
26#endif
Aaron Durbina8e9b632013-10-30 15:46:07 -050027#include <elog.h>
Kyösti Mälkki65e8f642016-06-27 11:27:56 +030028#include <program_loading.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050029#include <romstage_handoff.h>
Aaron Durbinbd74a4b2015-03-06 23:17:33 -060030#include <stage_cache.h>
Aaron Durbinafe8aee2016-11-29 21:37:42 -060031#include <string.h>
Aaron Durbin794bddf2013-09-27 11:38:36 -050032#include <timestamp.h>
Aaron Durbinebf7ec52013-11-14 13:47:08 -060033#include <vendorcode/google/chromeos/chromeos.h>
Julius Werner18ea2d32014-10-07 16:42:17 -070034#include <soc/gpio.h>
35#include <soc/iomap.h>
36#include <soc/lpc.h>
37#include <soc/pci_devs.h>
38#include <soc/pmc.h>
39#include <soc/reset.h>
40#include <soc/romstage.h>
41#include <soc/smm.h>
42#include <soc/spi.h>
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050043
44/* The cache-as-ram assembly file calls romstage_main() after setting up
45 * cache-as-ram. romstage_main() will then call the mainboards's
46 * mainboard_romstage_entry() function. That function then calls
47 * romstage_common() below. The reason for the back and forth is to provide
48 * common entry point from cache-as-ram while still allowing for code sharing.
49 * Because we can't use global variables the stack is used for allocations --
50 * thus the need to call back and forth. */
51
Elyes HAOUASbc8762e2018-04-25 15:50:27 +020052static void *setup_stack_and_mtrrs(void);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050053
54static void program_base_addresses(void)
55{
56 uint32_t reg;
57 const uint32_t lpc_dev = PCI_DEV(0, LPC_DEV, LPC_FUNC);
58
59 /* Memory Mapped IO registers. */
60 reg = PMC_BASE_ADDRESS | 2;
61 pci_write_config32(lpc_dev, PBASE, reg);
62 reg = IO_BASE_ADDRESS | 2;
63 pci_write_config32(lpc_dev, IOBASE, reg);
64 reg = ILB_BASE_ADDRESS | 2;
65 pci_write_config32(lpc_dev, IBASE, reg);
66 reg = SPI_BASE_ADDRESS | 2;
67 pci_write_config32(lpc_dev, SBASE, reg);
68 reg = MPHY_BASE_ADDRESS | 2;
69 pci_write_config32(lpc_dev, MPBASE, reg);
Aaron Durbina64ef622013-10-03 12:56:37 -050070 reg = PUNIT_BASE_ADDRESS | 2;
71 pci_write_config32(lpc_dev, PUBASE, reg);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050072 reg = RCBA_BASE_ADDRESS | 1;
73 pci_write_config32(lpc_dev, RCBA, reg);
74
75 /* IO Port Registers. */
76 reg = ACPI_BASE_ADDRESS | 2;
77 pci_write_config32(lpc_dev, ABASE, reg);
78 reg = GPIO_BASE_ADDRESS | 2;
79 pci_write_config32(lpc_dev, GBASE, reg);
80}
81
Aaron Durbin6f9947a2013-11-18 11:16:20 -060082static void spi_init(void)
83{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080084 u32 *scs = (u32 *)(SPI_BASE_ADDRESS + SCS);
85 u32 *bcr = (u32 *)(SPI_BASE_ADDRESS + BCR);
Aaron Durbin4177db52014-02-05 14:55:26 -060086 uint32_t reg;
87
88 /* Disable generating SMI when setting WPD bit. */
89 write32(scs, read32(scs) & ~SMIWPEN);
90 /*
91 * Enable caching and prefetching in the SPI controller. Disable
92 * the SMM-only BIOS write and set WPD bit.
93 */
94 reg = (read32(bcr) & ~SRC_MASK) | SRC_CACHE_PREFETCH | BCR_WPD;
95 reg &= ~EISS;
96 write32(bcr, reg);
Aaron Durbin6f9947a2013-11-18 11:16:20 -060097}
98
Aaron Durbin794bddf2013-09-27 11:38:36 -050099/* Entry from cache-as-ram.inc. */
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200100void *asmlinkage romstage_main(unsigned long bist, uint32_t tsc_low,
101 uint32_t tsc_hi)
Aaron Durbin794bddf2013-09-27 11:38:36 -0500102{
103 struct romstage_params rp = {
104 .bist = bist,
105 .mrc_params = NULL,
106 };
107
108 /* Save initial timestamp from bootblock. */
Kyösti Mälkki41759272014-12-31 21:11:51 +0200109 timestamp_init((((uint64_t)tsc_hi) << 32) | (uint64_t)tsc_low);
110
Aaron Durbin794bddf2013-09-27 11:38:36 -0500111 /* Save romstage begin */
Kyösti Mälkki41759272014-12-31 21:11:51 +0200112 timestamp_add_now(TS_START_ROMSTAGE);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500113
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500114 program_base_addresses();
115
Aaron Durbinfd039f72013-10-04 11:11:52 -0500116 tco_disable();
117
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500118 byt_config_com1_and_enable();
119
120 console_init();
121
Aaron Durbin6f9947a2013-11-18 11:16:20 -0600122 spi_init();
123
Aaron Durbinbb3ee832013-10-07 17:12:20 -0500124 set_max_freq();
125
Aaron Durbin189aa3e2013-10-04 11:17:45 -0500126 punit_init();
127
Aaron Durbinecf90862013-09-24 12:36:14 -0500128 gfx_init();
129
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500130 /* Call into mainboard. */
131 mainboard_romstage_entry(&rp);
132
Elyes HAOUASbc8762e2018-04-25 15:50:27 +0200133 return setup_stack_and_mtrrs();
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500134}
135
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600136static struct chipset_power_state power_state CAR_GLOBAL;
137
Aaron Durbin41607a42015-06-09 13:54:10 -0500138static void migrate_power_state(int is_recovery)
Aaron Durbin6e328932013-11-06 12:04:50 -0600139{
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600140 struct chipset_power_state *ps_cbmem;
141 struct chipset_power_state *ps_car;
142
143 ps_car = car_get_var_ptr(&power_state);
144 ps_cbmem = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(*ps_cbmem));
145
146 if (ps_cbmem == NULL) {
147 printk(BIOS_DEBUG, "Not adding power state to cbmem!\n");
148 return;
149 }
150 memcpy(ps_cbmem, ps_car, sizeof(*ps_cbmem));
151}
Kyösti Mälkki4fbac462015-01-07 04:48:43 +0200152ROMSTAGE_CBMEM_INIT_HOOK(migrate_power_state)
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600153
154static struct chipset_power_state *fill_power_state(void)
155{
156 struct chipset_power_state *ps = car_get_var_ptr(&power_state);
157
158 ps->pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
159 ps->pm1_en = inw(ACPI_BASE_ADDRESS + PM1_EN);
160 ps->pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
161 ps->gpe0_sts = inl(ACPI_BASE_ADDRESS + GPE0_STS);
162 ps->gpe0_en = inl(ACPI_BASE_ADDRESS + GPE0_EN);
163 ps->tco_sts = inl(ACPI_BASE_ADDRESS + TCO_STS);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800164 ps->prsts = read32((u32 *)(PMC_BASE_ADDRESS + PRSTS));
165 ps->gen_pmcon1 = read32((u32 *)(PMC_BASE_ADDRESS + GEN_PMCON1));
166 ps->gen_pmcon2 = read32((u32 *)(PMC_BASE_ADDRESS + GEN_PMCON2));
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600167
168 printk(BIOS_DEBUG, "pm1_sts: %04x pm1_en: %04x pm1_cnt: %08x\n",
169 ps->pm1_sts, ps->pm1_en, ps->pm1_cnt);
170 printk(BIOS_DEBUG, "gpe0_sts: %08x gpe0_en: %08x tco_sts: %08x\n",
171 ps->gpe0_sts, ps->gpe0_en, ps->tco_sts);
172 printk(BIOS_DEBUG, "prsts: %08x gen_pmcon1: %08x gen_pmcon2: %08x\n",
173 ps->prsts, ps->gen_pmcon1, ps->gen_pmcon2);
174
175 return ps;
176}
177
178/* Return 0, 3, or 5 to indicate the previous sleep state. */
179static int chipset_prev_sleep_state(struct chipset_power_state *ps)
180{
Aaron Durbin6e328932013-11-06 12:04:50 -0600181 /* Default to S0. */
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500182 int prev_sleep_state = ACPI_S0;
Aaron Durbin6e328932013-11-06 12:04:50 -0600183
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600184 if (ps->pm1_sts & WAK_STS) {
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500185 switch (acpi_sleep_from_pm1(ps->pm1_cnt)) {
186 case ACPI_S3:
187 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME))
188 prev_sleep_state = ACPI_S3;
Aaron Durbin6e328932013-11-06 12:04:50 -0600189 break;
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500190 case ACPI_S5:
191 prev_sleep_state = ACPI_S5;
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600192 break;
Aaron Durbin6e328932013-11-06 12:04:50 -0600193 }
194 /* Clear SLP_TYP. */
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600195 outl(ps->pm1_cnt & ~(SLP_TYP), ACPI_BASE_ADDRESS + PM1_CNT);
Aaron Durbin6e328932013-11-06 12:04:50 -0600196 }
197
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600198 if (ps->gen_pmcon1 & (PWR_FLR | SUS_PWR_FLR)) {
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500199 prev_sleep_state = ACPI_S5;
Aaron Durbin6e328932013-11-06 12:04:50 -0600200 }
201
Aaron Durbin6e328932013-11-06 12:04:50 -0600202 return prev_sleep_state;
203}
204
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500205/* Entry from the mainboard. */
206void romstage_common(struct romstage_params *params)
207{
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600208 struct chipset_power_state *ps;
Aaron Durbin6e328932013-11-06 12:04:50 -0600209 int prev_sleep_state;
Aaron Durbin5f8ad562013-10-08 16:54:18 -0500210
Kyösti Mälkki41759272014-12-31 21:11:51 +0200211 timestamp_add_now(TS_BEFORE_INITRAM);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500212
Aaron Durbin00bf3db2014-01-09 10:33:23 -0600213 ps = fill_power_state();
214 prev_sleep_state = chipset_prev_sleep_state(ps);
Aaron Durbin6e328932013-11-06 12:04:50 -0600215
216 printk(BIOS_DEBUG, "prev_sleep_state = S%d\n", prev_sleep_state);
217
Martin Rothe6ff1592017-06-24 21:34:29 -0600218#if IS_ENABLED(CONFIG_ELOG_BOOT_COUNT)
Aaron Durbinf5cfaa32016-07-13 23:20:07 -0500219 if (prev_sleep_state != ACPI_S3)
Aaron Durbin4177db52014-02-05 14:55:26 -0600220 boot_count_increment();
221#endif
222
223
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500224 /* Initialize RAM */
Aaron Durbin6e328932013-11-06 12:04:50 -0600225 raminit(params->mrc_params, prev_sleep_state);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500226
Kyösti Mälkki41759272014-12-31 21:11:51 +0200227 timestamp_add_now(TS_AFTER_INITRAM);
Aaron Durbin794bddf2013-09-27 11:38:36 -0500228
Aaron Durbin77e13992016-11-29 17:43:04 -0600229 romstage_handoff_init(prev_sleep_state == ACPI_S3);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500230}
231
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500232void asmlinkage romstage_after_car(void)
233{
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500234 /* Load the ramstage. */
Kyösti Mälkki65e8f642016-06-27 11:27:56 +0300235 run_ramstage();
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500236 while (1);
237}
238
239static inline uint32_t *stack_push(u32 *stack, u32 value)
240{
241 stack = &stack[-1];
242 *stack = value;
243 return stack;
244}
245
Elyes HAOUASbc8762e2018-04-25 15:50:27 +0200246/* setup_stack_and_mtrrs() determines the stack to use after
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500247 * cache-as-ram is torn down as well as the MTRR settings to use. */
Elyes HAOUASbc8762e2018-04-25 15:50:27 +0200248static void *setup_stack_and_mtrrs(void)
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500249{
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500250 int num_mtrrs;
251 uint32_t *slot;
252 uint32_t mtrr_mask_upper;
253 uint32_t top_of_ram;
254
255 /* Top of stack needs to be aligned to a 4-byte boundary. */
Kyösti Mälkkide011362016-11-17 22:39:29 +0200256 slot = (void *)romstage_ram_stack_top();
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500257 num_mtrrs = 0;
258
259 /* The upper bits of the MTRR mask need to set according to the number
260 * of physical address bits. */
261 mtrr_mask_upper = (1 << ((cpuid_eax(0x80000008) & 0xff) - 32)) - 1;
262
263 /* The order for each MTRR is value then base with upper 32-bits of
264 * each value coming before the lower 32-bits. The reasoning for
265 * this ordering is to create a stack layout like the following:
266 * +0: Number of MTRRs
267 * +4: MTRR base 0 31:0
268 * +8: MTRR base 0 63:32
269 * +12: MTRR mask 0 31:0
270 * +16: MTRR mask 0 63:32
271 * +20: MTRR base 1 31:0
272 * +24: MTRR base 1 63:32
273 * +28: MTRR mask 1 31:0
274 * +32: MTRR mask 1 63:32
275 */
276
277 /* Cache the ROM as WP just below 4GiB. */
278 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
Alexandru Gagniuc86091f92015-09-30 20:23:09 -0700279 slot = stack_push(slot, ~(CONFIG_ROM_SIZE - 1) | MTRR_PHYS_MASK_VALID);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500280 slot = stack_push(slot, 0); /* upper base */
281 slot = stack_push(slot, ~(CONFIG_ROM_SIZE - 1) | MTRR_TYPE_WRPROT);
282 num_mtrrs++;
283
Kyösti Mälkki65cc5262016-06-19 20:38:41 +0300284 /* Cache RAM as WB from 0 -> CACHE_TMP_RAMTOP. */
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500285 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
Kyösti Mälkki65cc5262016-06-19 20:38:41 +0300286 slot = stack_push(slot, ~(CACHE_TMP_RAMTOP - 1) | MTRR_PHYS_MASK_VALID);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500287 slot = stack_push(slot, 0); /* upper base */
288 slot = stack_push(slot, 0 | MTRR_TYPE_WRBACK);
289 num_mtrrs++;
290
291 top_of_ram = (uint32_t)cbmem_top();
Elyes HAOUAS038e7242016-07-29 18:31:16 +0200292 /* Cache 8MiB below the top of ram. The top of RAM under 4GiB is the
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500293 * start of the TSEG region. It is required to be 8MiB aligned. Set
294 * this area as cacheable so it can be used later for ramstage before
295 * setting up the entire RAM as cacheable. */
296 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
Alexandru Gagniuc86091f92015-09-30 20:23:09 -0700297 slot = stack_push(slot, ~((8 << 20) - 1) | MTRR_PHYS_MASK_VALID);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500298 slot = stack_push(slot, 0); /* upper base */
299 slot = stack_push(slot, (top_of_ram - (8 << 20)) | MTRR_TYPE_WRBACK);
300 num_mtrrs++;
301
Elyes HAOUAS038e7242016-07-29 18:31:16 +0200302 /* Cache 8MiB at the top of ram. Top of RAM is where the TSEG
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500303 * region resides. However, it is not restricted to SMM mode until
304 * SMM has been relocated. By setting the region to cacheable it
305 * provides faster access when relocating the SMM handler as well
306 * as using the TSEG region for other purposes. */
307 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
Alexandru Gagniuc86091f92015-09-30 20:23:09 -0700308 slot = stack_push(slot, ~((8 << 20) - 1) | MTRR_PHYS_MASK_VALID);
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500309 slot = stack_push(slot, 0); /* upper base */
310 slot = stack_push(slot, top_of_ram | MTRR_TYPE_WRBACK);
311 num_mtrrs++;
312
313 /* Save the number of MTRRs to setup. Return the stack location
314 * pointing to the number of MTRRs. */
315 slot = stack_push(slot, num_mtrrs);
316
317 return slot;
318}