blob: c282904de9ea2e0d9f3f8cd37b4f5fc095bbc06e [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +00004 * Copyright (C) 2008-2010 coresystems GmbH
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00005 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000015 */
16
Stefan Reinauer4da810b2009-07-21 21:41:42 +000017// Make sure no stage 2 code is included:
Myles Watson1d6d45e2009-11-06 17:02:51 +000018#define __PRE_RAM__
Stefan Reinauer4da810b2009-07-21 21:41:42 +000019
Stefan Reinauer14e22772010-04-27 06:56:47 +000020// FIXME: Is this piece of code southbridge specific, or
Stefan Reinauer4da810b2009-07-21 21:41:42 +000021// can it be cleaned up so this include is not required?
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +000022// It's needed right now because we get our DEFAULT_PMBASE from
Stefan Reinauer5f5436f2010-04-25 20:42:02 +000023// here.
Julius Wernercd49cce2019-03-05 16:53:33 -080024#if CONFIG(SOUTHBRIDGE_INTEL_I82801DX)
Elyes HAOUAS660389e2018-10-14 20:34:09 +020025#include <southbridge/intel/i82801dx/i82801dx.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080026#elif CONFIG(SOUTHBRIDGE_INTEL_I82801IX)
Elyes HAOUAS660389e2018-10-14 20:34:09 +020027#include <southbridge/intel/i82801ix/i82801ix.h>
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +000028#else
29#error "Southbridge needs SMM handler support."
30#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000031
Edward O'Callaghan1104c272017-01-08 19:57:45 +110032// ADDR32() macro
Patrick Georgie8741fe2017-09-04 17:37:31 +020033#include <arch/registers.h>
Edward O'Callaghan1104c272017-01-08 19:57:45 +110034
Julius Wernercd49cce2019-03-05 16:53:33 -080035#if CONFIG(SMM_TSEG)
Vladimir Serbinenko7f464202015-05-28 21:03:51 +020036#error "Don't use this file with TSEG."
Stefan Reinauer3aa067f2012-04-02 13:24:04 -070037
38#endif /* CONFIG_SMM_TSEG */
39
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000040#define LAPIC_ID 0xfee00020
41
42.global smm_relocation_start
43.global smm_relocation_end
44
45/* initially SMM is some sort of real mode. */
46.code16
47
48/**
Stefan Reinauer8c5b58e2012-04-04 10:38:05 -070049 * When starting up, x86 CPUs have their SMBASE set to 0x30000. However,
50 * this is not a good place for the SMM handler to live, so it needs to
51 * be relocated.
52 * Traditionally SMM handlers used to live in the A segment (0xa0000).
53 * With growing SMM handlers, more CPU cores, etc. CPU vendors started
54 * allowing to relocate the handler to the end of physical memory, which
55 * they refer to as TSEG.
56 * This trampoline code relocates SMBASE to base address - ( lapicid * 0x400 )
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000057 *
58 * Why 0x400? It is a safe value to cover the save state area per CPU. On
59 * current AMD CPUs this area is _documented_ to be 0x200 bytes. On Intel
60 * Core 2 CPUs the _documented_ parts of the save state area is 48 bytes
61 * bigger, effectively sizing our data structures 0x300 bytes.
62 *
Stefan Reinauer8c5b58e2012-04-04 10:38:05 -070063 * Example (with SMM handler living at 0xa0000):
64 *
Elyes HAOUAS9d759572018-05-28 15:41:12 +020065 * LAPICID SMBASE SMM Entry SAVE STATE
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000066 * 0 0xa0000 0xa8000 0xafd00
67 * 1 0x9fc00 0xa7c00 0xaf900
68 * 2 0x9f800 0xa7800 0xaf500
69 * 3 0x9f400 0xa7400 0xaf100
70 * 4 0x9f000 0xa7000 0xaed00
71 * 5 0x9ec00 0xa6c00 0xae900
72 * 6 0x9e800 0xa6800 0xae500
73 * 7 0x9e400 0xa6400 0xae100
74 * 8 0x9e000 0xa6000 0xadd00
75 * 9 0x9dc00 0xa5c00 0xad900
76 * 10 0x9d800 0xa5800 0xad500
77 * 11 0x9d400 0xa5400 0xad100
78 * 12 0x9d000 0xa5000 0xacd00
79 * 13 0x9cc00 0xa4c00 0xac900
80 * 14 0x9c800 0xa4800 0xac500
81 * 15 0x9c400 0xa4400 0xac100
82 * . . . .
83 * . . . .
84 * . . . .
85 * 31 0x98400 0xa0400 0xa8100
86 *
87 * With 32 cores, the SMM handler would need to fit between
88 * 0xa0000-0xa0400 and the stub plus stack would need to go
89 * at 0xa8000-0xa8100 (example for core 0). That is not enough.
90 *
Elyes HAOUASd82be922016-07-28 18:58:27 +020091 * This means we're basically limited to 16 CPU cores before
Stefan Reinauer8c5b58e2012-04-04 10:38:05 -070092 * we need to move the SMM handler to TSEG.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000093 *
94 * Note: Some versions of Pentium M need their SMBASE aligned to 32k.
95 * On those the above only works for up to 2 cores. But for now we only
96 * care fore Core (2) Duo/Solo
97 *
98 */
99
100smm_relocation_start:
101 /* Check revision to see if AMD64 style SMM_BASE
102 * Intel Core Solo/Duo: 0x30007
103 * Intel Core2 Solo/Duo: 0x30100
Stefan Reinauer3aa067f2012-04-02 13:24:04 -0700104 * Intel SandyBridge: 0x30101
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000105 * AMD64: 0x3XX64
106 * This check does not make much sense, unless someone ports
107 * SMI handling to AMD64 CPUs.
108 */
109
110 mov $0x38000 + 0x7efc, %ebx
Edward O'Callaghan1104c272017-01-08 19:57:45 +1100111 ADDR32(mov) (%ebx), %al
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000112 cmp $0x64, %al
113 je 1f
Stefan Reinauer14e22772010-04-27 06:56:47 +0000114
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000115 mov $0x38000 + 0x7ef8, %ebx
116 jmp smm_relocate
1171:
118 mov $0x38000 + 0x7f00, %ebx
119
120smm_relocate:
121 /* Get this CPU's LAPIC ID */
122 movl $LAPIC_ID, %esi
Edward O'Callaghan1104c272017-01-08 19:57:45 +1100123 ADDR32(movl) (%esi), %ecx
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000124 shr $24, %ecx
Stefan Reinauer14e22772010-04-27 06:56:47 +0000125
126 /* calculate offset by multiplying the
Elyes HAOUASd6e96862016-08-21 10:12:15 +0200127 * APIC ID by 1024 (0x400)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000128 */
129 movl %ecx, %edx
130 shl $10, %edx
131
132 movl $0xa0000, %eax
133 subl %edx, %eax /* subtract offset, see above */
134
Edward O'Callaghan1104c272017-01-08 19:57:45 +1100135 ADDR32(movl) %eax, (%ebx)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000136
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000137 /* The next section of code is potentially southbridge specific */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000138
139 /* Clear SMI status */
140 movw $(DEFAULT_PMBASE + 0x34), %dx
141 inw %dx, %ax
142 outw %ax, %dx
143
144 /* Clear PM1 status */
145 movw $(DEFAULT_PMBASE + 0x00), %dx
146 inw %dx, %ax
147 outw %ax, %dx
148
149 /* Set EOS bit so other SMIs can occur */
150 movw $(DEFAULT_PMBASE + 0x30), %dx
151 inl %dx, %eax
152 orl $(1 << 1), %eax
153 outl %eax, %dx
154
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000155 /* End of southbridge specific section. */
156
Julius Wernercd49cce2019-03-05 16:53:33 -0800157#if CONFIG(DEBUG_SMM_RELOCATION)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000158 /* print [SMM-x] so we can determine if CPUx went to SMM */
Stefan Reinauer08670622009-06-30 15:17:49 +0000159 movw $CONFIG_TTYS0_BASE, %dx
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000160 mov $'[', %al
161 outb %al, %dx
162 mov $'S', %al
163 outb %al, %dx
164 mov $'M', %al
165 outb %al, %dx
166 outb %al, %dx
167 movb $'-', %al
168 outb %al, %dx
Elyes HAOUASd82be922016-07-28 18:58:27 +0200169 /* calculate ascii of CPU number. More than 9 cores? -> FIXME */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000170 movb %cl, %al
Stefan Reinauer14e22772010-04-27 06:56:47 +0000171 addb $'0', %al
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000172 outb %al, %dx
173 mov $']', %al
174 outb %al, %dx
175 mov $'\r', %al
176 outb %al, %dx
177 mov $'\n', %al
178 outb %al, %dx
179#endif
180
181 /* That's it. return */
182 rsm
183smm_relocation_end: