Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2007-2010 coresystems GmbH |
| 5 | * Copyright (C) 2011 Google Inc |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <stdint.h> |
| 18 | #include <stdlib.h> |
| 19 | #include <console/console.h> |
| 20 | #include <arch/io.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 21 | #include <device/pci_ops.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 22 | #include <device/pci_def.h> |
Duncan Laurie | f4d3623 | 2012-06-23 16:37:45 -0700 | [diff] [blame] | 23 | #include <elog.h> |
Vladimir Serbinenko | 5fc04d1 | 2014-08-03 01:59:38 +0200 | [diff] [blame] | 24 | #include <pc80/mc146818rtc.h> |
Kyösti Mälkki | e39a8a9 | 2016-06-25 11:40:00 +0300 | [diff] [blame] | 25 | #include <romstage_handoff.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 26 | #include "sandybridge.h" |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 27 | |
| 28 | static void sandybridge_setup_bars(void) |
| 29 | { |
| 30 | /* Setting up Southbridge. In the northbridge code. */ |
| 31 | printk(BIOS_DEBUG, "Setting up static southbridge registers..."); |
Patrick Rudolph | 44526cd | 2017-05-03 18:49:28 +0200 | [diff] [blame] | 32 | pci_write_config32(PCH_LPC_DEV, RCBA, (uintptr_t)DEFAULT_RCBA | 1); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 33 | |
Patrick Rudolph | 44526cd | 2017-05-03 18:49:28 +0200 | [diff] [blame] | 34 | pci_write_config32(PCH_LPC_DEV, PMBASE, DEFAULT_PMBASE | 1); |
| 35 | pci_write_config8(PCH_LPC_DEV, ACPI_CNTL, 0x80); /* Enable ACPI BAR */ |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 36 | |
| 37 | printk(BIOS_DEBUG, " done.\n"); |
| 38 | |
| 39 | printk(BIOS_DEBUG, "Disabling Watchdog reboot..."); |
| 40 | RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */ |
| 41 | outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */ |
| 42 | printk(BIOS_DEBUG, " done.\n"); |
| 43 | |
| 44 | printk(BIOS_DEBUG, "Setting up static northbridge registers..."); |
| 45 | /* Set up all hardcoded northbridge BARs */ |
| 46 | pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1); |
| 47 | pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR + 4, (0LL+DEFAULT_EPBAR) >> 32); |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 48 | pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1); |
| 49 | pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR + 4, (0LL+(uintptr_t)DEFAULT_MCHBAR) >> 32); |
| 50 | pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1); |
| 51 | pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR + 4, (0LL+(uintptr_t)DEFAULT_DMIBAR) >> 32); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 52 | |
| 53 | /* Set C0000-FFFFF to access RAM on both reads and writes */ |
| 54 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30); |
| 55 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33); |
| 56 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33); |
| 57 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33); |
| 58 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33); |
| 59 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33); |
| 60 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33); |
| 61 | |
Martin Roth | 3323260 | 2017-06-24 14:48:50 -0600 | [diff] [blame] | 62 | #if IS_ENABLED(CONFIG_ELOG_BOOT_COUNT) |
Duncan Laurie | f4d3623 | 2012-06-23 16:37:45 -0700 | [diff] [blame] | 63 | /* Increment Boot Counter for non-S3 resume */ |
| 64 | if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) && |
| 65 | ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) != SLP_TYP_S3) |
| 66 | boot_count_increment(); |
| 67 | #endif |
| 68 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 69 | printk(BIOS_DEBUG, " done.\n"); |
Duncan Laurie | 9c4c6ab | 2012-06-29 15:38:02 -0700 | [diff] [blame] | 70 | |
Martin Roth | 3323260 | 2017-06-24 14:48:50 -0600 | [diff] [blame] | 71 | #if IS_ENABLED(CONFIG_ELOG_BOOT_COUNT) |
Duncan Laurie | 9c4c6ab | 2012-06-29 15:38:02 -0700 | [diff] [blame] | 72 | /* Increment Boot Counter except when resuming from S3 */ |
| 73 | if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) && |
| 74 | ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) == SLP_TYP_S3) |
| 75 | return; |
| 76 | boot_count_increment(); |
| 77 | #endif |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 78 | } |
| 79 | |
| 80 | static void sandybridge_setup_graphics(void) |
| 81 | { |
| 82 | u32 reg32; |
| 83 | u16 reg16; |
| 84 | u8 reg8; |
Vladimir Serbinenko | 5fc04d1 | 2014-08-03 01:59:38 +0200 | [diff] [blame] | 85 | u8 gfxsize; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 86 | |
| 87 | reg16 = pci_read_config16(PCI_DEV(0,2,0), PCI_DEVICE_ID); |
| 88 | switch (reg16) { |
| 89 | case 0x0102: /* GT1 Desktop */ |
| 90 | case 0x0106: /* GT1 Mobile */ |
| 91 | case 0x010a: /* GT1 Server */ |
| 92 | case 0x0112: /* GT2 Desktop */ |
| 93 | case 0x0116: /* GT2 Mobile */ |
| 94 | case 0x0122: /* GT2 Desktop >=1.3GHz */ |
| 95 | case 0x0126: /* GT2 Mobile >=1.3GHz */ |
Patrick Rudolph | 03a88d3 | 2015-07-05 13:29:41 +0200 | [diff] [blame] | 96 | case 0x0152: /* IvyBridge */ |
Stefan Reinauer | 816e9d1 | 2013-01-14 10:25:43 -0800 | [diff] [blame] | 97 | case 0x0156: /* IvyBridge */ |
Damien Zammit | a10bde9 | 2014-10-23 13:29:32 +1100 | [diff] [blame] | 98 | case 0x0162: /* IvyBridge */ |
Stefan Reinauer | 816e9d1 | 2013-01-14 10:25:43 -0800 | [diff] [blame] | 99 | case 0x0166: /* IvyBridge */ |
Vagiz Trakhanov | 1dd448c | 2017-09-28 14:42:11 +0000 | [diff] [blame] | 100 | case 0x016a: /* IvyBridge */ |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 101 | break; |
| 102 | default: |
| 103 | printk(BIOS_DEBUG, "Graphics not supported by this CPU/chipset.\n"); |
| 104 | return; |
| 105 | } |
| 106 | |
| 107 | printk(BIOS_DEBUG, "Initializing Graphics...\n"); |
| 108 | |
Vladimir Serbinenko | 5fc04d1 | 2014-08-03 01:59:38 +0200 | [diff] [blame] | 109 | if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS) { |
| 110 | /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */ |
| 111 | gfxsize = 0; |
| 112 | } |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 113 | reg16 = pci_read_config16(PCI_DEV(0,0,0), GGC); |
| 114 | reg16 &= ~0x00f8; |
Vladimir Serbinenko | 5fc04d1 | 2014-08-03 01:59:38 +0200 | [diff] [blame] | 115 | reg16 |= (gfxsize + 1) << 3; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 116 | /* Program GTT memory by setting GGC[9:8] = 2MB */ |
| 117 | reg16 &= ~0x0300; |
| 118 | reg16 |= 2 << 8; |
| 119 | /* Enable VGA decode */ |
| 120 | reg16 &= ~0x0002; |
| 121 | pci_write_config16(PCI_DEV(0,0,0), GGC, reg16); |
| 122 | |
| 123 | /* Enable 256MB aperture */ |
| 124 | reg8 = pci_read_config8(PCI_DEV(0, 2, 0), MSAC); |
| 125 | reg8 &= ~0x06; |
| 126 | reg8 |= 0x02; |
| 127 | pci_write_config8(PCI_DEV(0, 2, 0), MSAC, reg8); |
| 128 | |
| 129 | /* Erratum workarounds */ |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 130 | reg32 = MCHBAR32(0x5f00); |
| 131 | reg32 |= (1 << 9)|(1 << 10); |
| 132 | MCHBAR32(0x5f00) = reg32; |
| 133 | |
| 134 | /* Enable SA Clock Gating */ |
| 135 | reg32 = MCHBAR32(0x5f00); |
| 136 | MCHBAR32(0x5f00) = reg32 | 1; |
| 137 | |
| 138 | /* GPU RC6 workaround for sighting 366252 */ |
| 139 | reg32 = MCHBAR32(0x5d14); |
| 140 | reg32 |= (1 << 31); |
| 141 | MCHBAR32(0x5d14) = reg32; |
| 142 | |
| 143 | /* VLW */ |
| 144 | reg32 = MCHBAR32(0x6120); |
| 145 | reg32 &= ~(1 << 0); |
| 146 | MCHBAR32(0x6120) = reg32; |
| 147 | |
| 148 | reg32 = MCHBAR32(0x5418); |
| 149 | reg32 |= (1 << 4) | (1 << 5); |
| 150 | MCHBAR32(0x5418) = reg32; |
| 151 | } |
| 152 | |
Patrick Rudolph | e4f9d5c | 2015-10-15 11:09:15 +0200 | [diff] [blame] | 153 | static void start_peg_link_training(void) |
| 154 | { |
| 155 | u32 tmp; |
| 156 | u32 deven; |
| 157 | |
| 158 | /* PEG on IvyBridge+ needs a special startup sequence. |
| 159 | * As the MRC has its own initialization code skip it. */ |
| 160 | if (((pci_read_config16(PCI_DEV(0, 0, 0), PCI_DEVICE_ID) & |
| 161 | BASE_REV_MASK) != BASE_REV_IVB) || |
| 162 | IS_ENABLED(CONFIG_HAVE_MRC)) |
| 163 | return; |
| 164 | |
| 165 | deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN); |
| 166 | |
| 167 | if (deven & DEVEN_PEG10) { |
| 168 | tmp = pci_read_config32(PCI_DEV(0, 1, 0), 0xC24) & ~(1 << 16); |
| 169 | pci_write_config32(PCI_DEV(0, 1, 0), 0xC24, tmp | (1 << 5)); |
| 170 | } |
| 171 | |
| 172 | if (deven & DEVEN_PEG11) { |
| 173 | tmp = pci_read_config32(PCI_DEV(0, 1, 1), 0xC24) & ~(1 << 16); |
| 174 | pci_write_config32(PCI_DEV(0, 1, 1), 0xC24, tmp | (1 << 5)); |
| 175 | } |
| 176 | |
| 177 | if (deven & DEVEN_PEG12) { |
| 178 | tmp = pci_read_config32(PCI_DEV(0, 1, 2), 0xC24) & ~(1 << 16); |
| 179 | pci_write_config32(PCI_DEV(0, 1, 2), 0xC24, tmp | (1 << 5)); |
| 180 | } |
| 181 | |
| 182 | if (deven & DEVEN_PEG60) { |
| 183 | tmp = pci_read_config32(PCI_DEV(0, 6, 0), 0xC24) & ~(1 << 16); |
| 184 | pci_write_config32(PCI_DEV(0, 6, 0), 0xC24, tmp | (1 << 5)); |
| 185 | } |
| 186 | } |
| 187 | |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 188 | void sandybridge_early_initialization(void) |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 189 | { |
| 190 | u32 capid0_a; |
Patrick Rudolph | 2a510a7 | 2015-07-28 07:51:10 +0200 | [diff] [blame] | 191 | u32 deven; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 192 | u8 reg8; |
| 193 | |
| 194 | /* Device ID Override Enable should be done very early */ |
| 195 | capid0_a = pci_read_config32(PCI_DEV(0, 0, 0), 0xe4); |
| 196 | if (capid0_a & (1 << 10)) { |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 197 | const size_t is_mobile = get_platform_type() == PLATFORM_MOBILE; |
| 198 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 199 | reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf3); |
| 200 | reg8 &= ~7; /* Clear 2:0 */ |
| 201 | |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 202 | if (is_mobile) |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 203 | reg8 |= 1; /* Set bit 0 */ |
| 204 | |
| 205 | pci_write_config8(PCI_DEV(0, 0, 0), 0xf3, reg8); |
| 206 | } |
| 207 | |
| 208 | /* Setup all BARs required for early PCIe and raminit */ |
| 209 | sandybridge_setup_bars(); |
| 210 | |
Nico Huber | bb9469c | 2015-10-21 11:49:23 +0200 | [diff] [blame] | 211 | /* Setup IOMMU BARs */ |
| 212 | sandybridge_init_iommu(); |
| 213 | |
Patrick Rudolph | 2a510a7 | 2015-07-28 07:51:10 +0200 | [diff] [blame] | 214 | /* Device Enable, don't touch PEG bits */ |
| 215 | deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN) | DEVEN_IGD; |
| 216 | pci_write_config32(PCI_DEV(0, 0, 0), DEVEN, deven); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 217 | |
| 218 | sandybridge_setup_graphics(); |
Patrick Rudolph | e4f9d5c | 2015-10-15 11:09:15 +0200 | [diff] [blame] | 219 | |
| 220 | /* Write magic value to start PEG link training. |
| 221 | * This should be done in PCI device enumeration, but |
| 222 | * the PCIe specification requires to wait at least 100msec |
| 223 | * after reset for devices to come up. |
| 224 | * As we don't want to increase boot time, enable it early and |
| 225 | * assume the PEG is up as soon as PCI enumeration starts. |
| 226 | * TODO: use time stamps to ensure the timings are met */ |
| 227 | start_peg_link_training(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 228 | } |
Vladimir Serbinenko | c845b43 | 2014-09-05 03:37:44 +0200 | [diff] [blame] | 229 | |
| 230 | void northbridge_romstage_finalize(int s3resume) |
| 231 | { |
| 232 | MCHBAR16(SSKPD) = 0xCAFE; |
| 233 | |
Aaron Durbin | 77e1399 | 2016-11-29 17:43:04 -0600 | [diff] [blame] | 234 | romstage_handoff_init(s3resume); |
Vladimir Serbinenko | c845b43 | 2014-09-05 03:37:44 +0200 | [diff] [blame] | 235 | } |