blob: efe27b1b29870e152c7755aef4a5a28d177dab62 [file] [log] [blame]
Stefan Reinauer00636b02012-04-04 00:08:51 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 Google Inc
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer00636b02012-04-04 00:08:51 +020015 */
16
17#include <stdint.h>
18#include <stdlib.h>
19#include <console/console.h>
20#include <arch/io.h>
Kyösti Mälkkia969ed32016-06-15 06:08:15 +030021#include <arch/acpi.h>
Stefan Reinauer00636b02012-04-04 00:08:51 +020022#include <device/pci_def.h>
Duncan Laurief4d36232012-06-23 16:37:45 -070023#include <elog.h>
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +020024#include <cbmem.h>
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +020025#include <pc80/mc146818rtc.h>
Kyösti Mälkkie39a8a92016-06-25 11:40:00 +030026#include <romstage_handoff.h>
Stefan Reinauer00636b02012-04-04 00:08:51 +020027#include "sandybridge.h"
Stefan Reinauer00636b02012-04-04 00:08:51 +020028
29static void sandybridge_setup_bars(void)
30{
31 /* Setting up Southbridge. In the northbridge code. */
32 printk(BIOS_DEBUG, "Setting up static southbridge registers...");
Patrick Rudolph44526cd2017-05-03 18:49:28 +020033 pci_write_config32(PCH_LPC_DEV, RCBA, (uintptr_t)DEFAULT_RCBA | 1);
Stefan Reinauer00636b02012-04-04 00:08:51 +020034
Patrick Rudolph44526cd2017-05-03 18:49:28 +020035 pci_write_config32(PCH_LPC_DEV, PMBASE, DEFAULT_PMBASE | 1);
36 pci_write_config8(PCH_LPC_DEV, ACPI_CNTL, 0x80); /* Enable ACPI BAR */
Stefan Reinauer00636b02012-04-04 00:08:51 +020037
38 printk(BIOS_DEBUG, " done.\n");
39
40 printk(BIOS_DEBUG, "Disabling Watchdog reboot...");
41 RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */
42 outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
43 printk(BIOS_DEBUG, " done.\n");
44
45 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
46 /* Set up all hardcoded northbridge BARs */
47 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
48 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR + 4, (0LL+DEFAULT_EPBAR) >> 32);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080049 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, (uintptr_t)DEFAULT_MCHBAR | 1);
50 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR + 4, (0LL+(uintptr_t)DEFAULT_MCHBAR) >> 32);
51 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, (uintptr_t)DEFAULT_DMIBAR | 1);
52 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR + 4, (0LL+(uintptr_t)DEFAULT_DMIBAR) >> 32);
Stefan Reinauer00636b02012-04-04 00:08:51 +020053
54 /* Set C0000-FFFFF to access RAM on both reads and writes */
55 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
56 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
57 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
58 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
59 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
60 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
61 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
62
Duncan Laurief4d36232012-06-23 16:37:45 -070063#if CONFIG_ELOG_BOOT_COUNT
64 /* Increment Boot Counter for non-S3 resume */
65 if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) &&
66 ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) != SLP_TYP_S3)
67 boot_count_increment();
68#endif
69
Stefan Reinauer00636b02012-04-04 00:08:51 +020070 printk(BIOS_DEBUG, " done.\n");
Duncan Laurie9c4c6ab2012-06-29 15:38:02 -070071
72#if CONFIG_ELOG_BOOT_COUNT
73 /* Increment Boot Counter except when resuming from S3 */
74 if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) &&
75 ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) == SLP_TYP_S3)
76 return;
77 boot_count_increment();
78#endif
Stefan Reinauer00636b02012-04-04 00:08:51 +020079}
80
81static void sandybridge_setup_graphics(void)
82{
83 u32 reg32;
84 u16 reg16;
85 u8 reg8;
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +020086 u8 gfxsize;
Stefan Reinauer00636b02012-04-04 00:08:51 +020087
88 reg16 = pci_read_config16(PCI_DEV(0,2,0), PCI_DEVICE_ID);
89 switch (reg16) {
90 case 0x0102: /* GT1 Desktop */
91 case 0x0106: /* GT1 Mobile */
92 case 0x010a: /* GT1 Server */
93 case 0x0112: /* GT2 Desktop */
94 case 0x0116: /* GT2 Mobile */
95 case 0x0122: /* GT2 Desktop >=1.3GHz */
96 case 0x0126: /* GT2 Mobile >=1.3GHz */
Patrick Rudolph03a88d32015-07-05 13:29:41 +020097 case 0x0152: /* IvyBridge */
Stefan Reinauer816e9d12013-01-14 10:25:43 -080098 case 0x0156: /* IvyBridge */
Damien Zammita10bde92014-10-23 13:29:32 +110099 case 0x0162: /* IvyBridge */
Stefan Reinauer816e9d12013-01-14 10:25:43 -0800100 case 0x0166: /* IvyBridge */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200101 break;
102 default:
103 printk(BIOS_DEBUG, "Graphics not supported by this CPU/chipset.\n");
104 return;
105 }
106
107 printk(BIOS_DEBUG, "Initializing Graphics...\n");
108
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +0200109 if (get_option(&gfxsize, "gfx_uma_size") != CB_SUCCESS) {
110 /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */
111 gfxsize = 0;
112 }
Stefan Reinauer00636b02012-04-04 00:08:51 +0200113 reg16 = pci_read_config16(PCI_DEV(0,0,0), GGC);
114 reg16 &= ~0x00f8;
Vladimir Serbinenko5fc04d12014-08-03 01:59:38 +0200115 reg16 |= (gfxsize + 1) << 3;
Stefan Reinauer00636b02012-04-04 00:08:51 +0200116 /* Program GTT memory by setting GGC[9:8] = 2MB */
117 reg16 &= ~0x0300;
118 reg16 |= 2 << 8;
119 /* Enable VGA decode */
120 reg16 &= ~0x0002;
121 pci_write_config16(PCI_DEV(0,0,0), GGC, reg16);
122
123 /* Enable 256MB aperture */
124 reg8 = pci_read_config8(PCI_DEV(0, 2, 0), MSAC);
125 reg8 &= ~0x06;
126 reg8 |= 0x02;
127 pci_write_config8(PCI_DEV(0, 2, 0), MSAC, reg8);
128
129 /* Erratum workarounds */
Stefan Reinauer00636b02012-04-04 00:08:51 +0200130 reg32 = MCHBAR32(0x5f00);
131 reg32 |= (1 << 9)|(1 << 10);
132 MCHBAR32(0x5f00) = reg32;
133
134 /* Enable SA Clock Gating */
135 reg32 = MCHBAR32(0x5f00);
136 MCHBAR32(0x5f00) = reg32 | 1;
137
138 /* GPU RC6 workaround for sighting 366252 */
139 reg32 = MCHBAR32(0x5d14);
140 reg32 |= (1 << 31);
141 MCHBAR32(0x5d14) = reg32;
142
143 /* VLW */
144 reg32 = MCHBAR32(0x6120);
145 reg32 &= ~(1 << 0);
146 MCHBAR32(0x6120) = reg32;
147
148 reg32 = MCHBAR32(0x5418);
149 reg32 |= (1 << 4) | (1 << 5);
150 MCHBAR32(0x5418) = reg32;
151}
152
Patrick Rudolphe4f9d5c2015-10-15 11:09:15 +0200153static void start_peg_link_training(void)
154{
155 u32 tmp;
156 u32 deven;
157
158 /* PEG on IvyBridge+ needs a special startup sequence.
159 * As the MRC has its own initialization code skip it. */
160 if (((pci_read_config16(PCI_DEV(0, 0, 0), PCI_DEVICE_ID) &
161 BASE_REV_MASK) != BASE_REV_IVB) ||
162 IS_ENABLED(CONFIG_HAVE_MRC))
163 return;
164
165 deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN);
166
167 if (deven & DEVEN_PEG10) {
168 tmp = pci_read_config32(PCI_DEV(0, 1, 0), 0xC24) & ~(1 << 16);
169 pci_write_config32(PCI_DEV(0, 1, 0), 0xC24, tmp | (1 << 5));
170 }
171
172 if (deven & DEVEN_PEG11) {
173 tmp = pci_read_config32(PCI_DEV(0, 1, 1), 0xC24) & ~(1 << 16);
174 pci_write_config32(PCI_DEV(0, 1, 1), 0xC24, tmp | (1 << 5));
175 }
176
177 if (deven & DEVEN_PEG12) {
178 tmp = pci_read_config32(PCI_DEV(0, 1, 2), 0xC24) & ~(1 << 16);
179 pci_write_config32(PCI_DEV(0, 1, 2), 0xC24, tmp | (1 << 5));
180 }
181
182 if (deven & DEVEN_PEG60) {
183 tmp = pci_read_config32(PCI_DEV(0, 6, 0), 0xC24) & ~(1 << 16);
184 pci_write_config32(PCI_DEV(0, 6, 0), 0xC24, tmp | (1 << 5));
185 }
186}
187
Stefan Reinauer00636b02012-04-04 00:08:51 +0200188void sandybridge_early_initialization(int chipset_type)
189{
190 u32 capid0_a;
Patrick Rudolph2a510a72015-07-28 07:51:10 +0200191 u32 deven;
Stefan Reinauer00636b02012-04-04 00:08:51 +0200192 u8 reg8;
193
194 /* Device ID Override Enable should be done very early */
195 capid0_a = pci_read_config32(PCI_DEV(0, 0, 0), 0xe4);
196 if (capid0_a & (1 << 10)) {
197 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf3);
198 reg8 &= ~7; /* Clear 2:0 */
199
200 if (chipset_type == SANDYBRIDGE_MOBILE)
201 reg8 |= 1; /* Set bit 0 */
202
203 pci_write_config8(PCI_DEV(0, 0, 0), 0xf3, reg8);
204 }
205
206 /* Setup all BARs required for early PCIe and raminit */
207 sandybridge_setup_bars();
208
Nico Huberbb9469c2015-10-21 11:49:23 +0200209 /* Setup IOMMU BARs */
210 sandybridge_init_iommu();
211
Patrick Rudolph2a510a72015-07-28 07:51:10 +0200212 /* Device Enable, don't touch PEG bits */
213 deven = pci_read_config32(PCI_DEV(0, 0, 0), DEVEN) | DEVEN_IGD;
214 pci_write_config32(PCI_DEV(0, 0, 0), DEVEN, deven);
Stefan Reinauer00636b02012-04-04 00:08:51 +0200215
216 sandybridge_setup_graphics();
Patrick Rudolphe4f9d5c2015-10-15 11:09:15 +0200217
218 /* Write magic value to start PEG link training.
219 * This should be done in PCI device enumeration, but
220 * the PCIe specification requires to wait at least 100msec
221 * after reset for devices to come up.
222 * As we don't want to increase boot time, enable it early and
223 * assume the PEG is up as soon as PCI enumeration starts.
224 * TODO: use time stamps to ensure the timings are met */
225 start_peg_link_training();
Stefan Reinauer00636b02012-04-04 00:08:51 +0200226}
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200227
228void northbridge_romstage_finalize(int s3resume)
229{
230 MCHBAR16(SSKPD) = 0xCAFE;
231
Aaron Durbin77e13992016-11-29 17:43:04 -0600232 romstage_handoff_init(s3resume);
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200233}