blob: e9c29db40e60984ecb4d079a0e32afd9988de595 [file] [log] [blame]
Andrey Petrov42c4e882016-02-25 14:17:45 -08001/*
2 * This file is part of the coreboot project.
3 *
Lee Leahy47bd2d92016-07-24 18:12:16 -07004 * Copyright (C) 2015-2016 Intel Corp.
Andrey Petrov42c4e882016-02-25 14:17:45 -08005 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Andrey Petrov42c4e882016-02-25 14:17:45 -080013#include <cbfs.h>
Aaron Durbin32ac0182016-07-18 00:35:42 -050014#include <cbmem.h>
15#include <commonlib/fsp.h>
Subrata Banik44ffb5d2018-05-24 10:51:29 +053016#include <commonlib/stdlib.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080017#include <console/console.h>
18#include <fsp/api.h>
19#include <fsp/util.h>
Aaron Durbin32ac0182016-07-18 00:35:42 -050020#include <program_loading.h>
Keith Shortc58e3bd2019-05-10 11:14:31 -060021#include <soc/intel/common/vbt.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080022#include <stage_cache.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080023#include <string.h>
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070024#include <timestamp.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080025
26struct fsp_header fsps_hdr;
27
Lee Leahy9671faa2016-07-24 18:18:52 -070028static void do_silicon_init(struct fsp_header *hdr)
Andrey Petrov42c4e882016-02-25 14:17:45 -080029{
Subrata Banik44ffb5d2018-05-24 10:51:29 +053030 FSPS_UPD *upd, *supd;
Andrey Petrov42c4e882016-02-25 14:17:45 -080031 fsp_silicon_init_fn silicon_init;
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -070032 uint32_t status;
Keith Shortc58e3bd2019-05-10 11:14:31 -060033 uint8_t postcode;
Andrey Petrov42c4e882016-02-25 14:17:45 -080034
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -070035 supd = (FSPS_UPD *) (hdr->cfg_region_offset + hdr->image_base);
Andrey Petrov42c4e882016-02-25 14:17:45 -080036
Lee Leahye686ee82017-03-10 08:45:30 -080037 if (supd->FspUpdHeader.Signature != FSPS_UPD_SIGNATURE)
Keith Shortbb41aba2019-05-16 14:07:43 -060038 die_with_post_code(POST_INVALID_VENDOR_BINARY,
39 "Invalid FSPS signature\n");
Andrey Petrov42c4e882016-02-25 14:17:45 -080040
Subrata Banik44ffb5d2018-05-24 10:51:29 +053041 upd = xmalloc(sizeof(FSPS_UPD));
42
43 memcpy(upd, supd, sizeof(FSPS_UPD));
Andrey Petrov42c4e882016-02-25 14:17:45 -080044
45 /* Give SoC/mainboard a chance to populate entries */
Subrata Banik44ffb5d2018-05-24 10:51:29 +053046 platform_fsp_silicon_init_params_cb(upd);
Andrey Petrov42c4e882016-02-25 14:17:45 -080047
Lee Leahy672df162016-07-24 18:21:13 -070048 /* Call SiliconInit */
Andrey Petrov42c4e882016-02-25 14:17:45 -080049 silicon_init = (void *) (hdr->image_base +
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070050 hdr->silicon_init_entry_offset);
Subrata Banik44ffb5d2018-05-24 10:51:29 +053051 fsp_debug_before_silicon_init(silicon_init, supd, upd);
Lee Leahy672df162016-07-24 18:21:13 -070052
53 timestamp_add_now(TS_FSP_SILICON_INIT_START);
54 post_code(POST_FSP_SILICON_INIT);
Subrata Banik44ffb5d2018-05-24 10:51:29 +053055 status = silicon_init(upd);
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070056 timestamp_add_now(TS_FSP_SILICON_INIT_END);
Subrata Banik0755ab92017-07-12 15:31:06 +053057 post_code(POST_FSP_SILICON_EXIT);
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070058
Lee Leahy672df162016-07-24 18:21:13 -070059 fsp_debug_after_silicon_init(status);
Aaron Durbin35d42c72016-07-18 12:41:09 -050060
Lee Leahy9671faa2016-07-24 18:18:52 -070061 /* Handle any errors returned by FspSiliconInit */
Aaron Durbin35d42c72016-07-18 12:41:09 -050062 fsp_handle_reset(status);
Lee Leahy9671faa2016-07-24 18:18:52 -070063 if (status != FSP_SUCCESS) {
Keith Shortc58e3bd2019-05-10 11:14:31 -060064 if (vbt_get()) {
65 /* Attempted to initialize graphics. Assume failure
66 * is related to a video failure.
67 */
68 postcode = POST_VIDEO_FAILURE;
69 } else {
70 /* Other silicon initialization failed */
71 postcode = POST_HW_INIT_FAILURE;
72 }
Lee Leahy9671faa2016-07-24 18:18:52 -070073 printk(BIOS_SPEW, "FspSiliconInit returned 0x%08x\n", status);
Keith Shortc58e3bd2019-05-10 11:14:31 -060074 die_with_post_code(postcode,
75 "FspSiliconINit returned an error!\n");
Lee Leahy9671faa2016-07-24 18:18:52 -070076 }
Andrey Petrov42c4e882016-02-25 14:17:45 -080077}
78
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080079void fsps_load(bool s3wake)
Andrey Petrov42c4e882016-02-25 14:17:45 -080080{
Aaron Durbin32ac0182016-07-18 00:35:42 -050081 struct fsp_header *hdr = &fsps_hdr;
82 struct cbfsf file_desc;
83 struct region_device rdev;
84 const char *name = CONFIG_FSP_S_CBFS;
85 void *dest;
86 size_t size;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080087 struct prog fsps = PROG_INIT(PROG_REFCODE, name);
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080088 static int load_done;
89
90 if (load_done)
91 return;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080092
Julius Wernercd49cce2019-03-05 16:53:33 -080093 if (s3wake && !CONFIG(NO_STAGE_CACHE)) {
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080094 printk(BIOS_DEBUG, "Loading FSPS from stage_cache\n");
95 stage_cache_load_stage(STAGE_REFCODE, &fsps);
96 if (fsp_validate_component(hdr, prog_rdev(&fsps)) != CB_SUCCESS)
97 die("On resume fsps header is invalid\n");
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080098 load_done = 1;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080099 return;
100 }
101
Aaron Durbin32ac0182016-07-18 00:35:42 -0500102 if (cbfs_boot_locate(&file_desc, name, NULL)) {
103 printk(BIOS_ERR, "Could not locate %s in CBFS\n", name);
Lee Leahy9671faa2016-07-24 18:18:52 -0700104 die("FSPS not available!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500105 }
106
107 cbfs_file_data(&rdev, &file_desc);
108
109 /* Load and relocate into CBMEM. */
110 size = region_device_sz(&rdev);
111 dest = cbmem_add(CBMEM_ID_REFCODE, size);
112
Lee Leahye686ee82017-03-10 08:45:30 -0800113 if (dest == NULL)
Lee Leahy9671faa2016-07-24 18:18:52 -0700114 die("Could not add FSPS to CBMEM!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500115
116 if (rdev_readat(&rdev, dest, 0, size) < 0)
Lee Leahy9671faa2016-07-24 18:18:52 -0700117 die("Failed to read FSPS!\n");
Andrey Petrov42c4e882016-02-25 14:17:45 -0800118
Lee Leahye686ee82017-03-10 08:45:30 -0800119 if (fsp_component_relocate((uintptr_t)dest, dest, size) < 0)
Lee Leahy9671faa2016-07-24 18:18:52 -0700120 die("Unable to relocate FSPS!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500121
122 /* Create new region device in memory after relocation. */
123 rdev_chain(&rdev, &addrspace_32bit.rdev, (uintptr_t)dest, size);
124
125 if (fsp_validate_component(hdr, &rdev) != CB_SUCCESS)
Lee Leahy9671faa2016-07-24 18:18:52 -0700126 die("Invalid FSPS header!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500127
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -0800128 prog_set_area(&fsps, dest, size);
129
130 stage_cache_add(STAGE_REFCODE, &fsps);
131
Aaron Durbin32ac0182016-07-18 00:35:42 -0500132 /* Signal that FSP component has been loaded. */
133 prog_segment_loaded(hdr->image_base, hdr->image_size, SEG_FINAL);
Furquan Shaikhf4b20af2017-02-20 13:33:32 -0800134 load_done = 1;
135}
Aaron Durbin32ac0182016-07-18 00:35:42 -0500136
Furquan Shaikhf4b20af2017-02-20 13:33:32 -0800137void fsp_silicon_init(bool s3wake)
138{
139 fsps_load(s3wake);
140 do_silicon_init(&fsps_hdr);
Andrey Petrov42c4e882016-02-25 14:17:45 -0800141}