blob: 072dad67f847c5620cef211e7ff0b2b4e3949aae [file] [log] [blame]
Thomas Jourdan1a692d82009-07-01 17:01:17 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2008 coresystems GmbH
5 * Copyright (C) 2009 Thomas Jourdan <thomas.jourdan@gmail.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
20 * MA 02110-1301 USA
21 */
22
Thomas Jourdan1a692d82009-07-01 17:01:17 +000023#include <delay.h>
24
25#include <stdint.h>
26#include <arch/io.h>
27#include <arch/romcc_io.h>
28#include <device/pci_def.h>
29#include <device/pnp_def.h>
30#include <cpu/x86/lapic.h>
31
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000032#include <pc80/mc146818rtc.h>
Thomas Jourdan1a692d82009-07-01 17:01:17 +000033
Patrick Georgi12584e22010-05-08 09:14:51 +000034#include <console/console.h>
Thomas Jourdan1a692d82009-07-01 17:01:17 +000035#include <cpu/x86/bist.h>
36
Thomas Jourdan1a692d82009-07-01 17:01:17 +000037#include "southbridge/intel/i3100/i3100_early_smbus.c"
38#include "southbridge/intel/i3100/i3100_early_lpc.c"
39#include "reset.c"
40#include "superio/intel/i3100/i3100_early_serial.c"
41#include "superio/smsc/smscsuperio/smscsuperio_early_serial.c"
Patrick Georgic2bf26d2010-11-15 19:44:42 +000042#include "northbridge/intel/i3100/i3100.h"
Thomas Jourdan1a692d82009-07-01 17:01:17 +000043
Thomas Jourdan1a692d82009-07-01 17:01:17 +000044#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D3F0)
45#define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
46
47#define IA32_PERF_STS 0x198
48#define IA32_PERF_CTL 0x199
49#define MSR_THERM2_CTL 0x19D
50#define IA32_MISC_ENABLES 0x1A0
51
52/* SATA */
53#define SATA_MAP 0x90
54
55#define SATA_MODE_IDE 0x00
56#define SATA_MODE_AHCI 0x01
57
Thomas Jourdan1a692d82009-07-01 17:01:17 +000058#define RCBA_RPC 0x0224 /* 32 bit */
59
60#define RCBA_TCTL 0x3000 /* 8 bit */
61
62#define RCBA_D31IP 0x3100 /* 32 bit */
63#define RCBA_D30IP 0x3104 /* 32 bit */
64#define RCBA_D29IP 0x3108 /* 32 bit */
65#define RCBA_D28IP 0x310C /* 32 bit */
66#define RCBA_D31IR 0x3140 /* 16 bit */
67#define RCBA_D30IR 0x3142 /* 16 bit */
68#define RCBA_D29IR 0x3144 /* 16 bit */
69#define RCBA_D28IR 0x3146 /* 16 bit */
70
71#define RCBA_RTC 0x3400 /* 32 bit */
72#define RCBA_HPTC 0x3404 /* 32 bit */
73#define RCBA_GCS 0x3410 /* 32 bit */
74#define RCBA_BUC 0x3414 /* 8 bit */
75#define RCBA_FD 0x3418 /* 32 bit */
76#define RCBA_PRC 0x341C /* 32 bit */
77
Thomas Jourdan1a692d82009-07-01 17:01:17 +000078static inline int spd_read_byte(u16 device, u8 address)
79{
80 return smbus_read_byte(device, address);
81}
82
83#include "northbridge/intel/i3100/raminit.h"
84#include "cpu/x86/mtrr/earlymtrr.c"
85#include "northbridge/intel/i3100/memory_initialized.c"
86#include "northbridge/intel/i3100/raminit.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +000087#include "lib/generic_sdram.c"
Thomas Jourdan1a692d82009-07-01 17:01:17 +000088#include "northbridge/intel/i3100/reset_test.c"
89#include "debug.c"
90
Uwe Hermannd1a1d572010-11-10 18:22:11 +000091#define SERIAL_DEV PNP_DEV(0x4e, I3100_SP1)
92
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000093static void early_config(void)
94{
Thomas Jourdan1a692d82009-07-01 17:01:17 +000095 u32 gcs, rpc, fd;
96
97 /* Enable RCBA */
98 pci_write_config32(PCI_DEV(0, 0x1F, 0), RCBA, DEFAULT_RCBA | 1);
99
100 /* Disable watchdog */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000101 gcs = read32(DEFAULT_RCBA + RCBA_GCS);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000102 gcs |= (1 << 5); /* No reset */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000103 write32(DEFAULT_RCBA + RCBA_GCS, gcs);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000104
105 /* Configure PCIe port B as 4x */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000106 rpc = read32(DEFAULT_RCBA + RCBA_RPC);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000107 rpc |= (3 << 0);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000108 write32(DEFAULT_RCBA + RCBA_RPC, rpc);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000109
110 /* Disable Modem, Audio, PCIe ports 2/3/4 */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000111 fd = read32(DEFAULT_RCBA + RCBA_FD);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000112 fd |= (1 << 19) | (1 << 18) | (1 << 17) | (1 << 6) | (1 << 5);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000113 write32(DEFAULT_RCBA + RCBA_FD, fd);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000114
115 /* Enable HPET */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000116 write32(DEFAULT_RCBA + RCBA_HPTC, (1 << 7));
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000117
118 /* Improve interrupt routing
119 * D31:F2 SATA INTB# -> PIRQD
120 * D31:F3 SMBUS INTB# -> PIRQD
121 * D31:F4 CHAP INTD# -> PIRQA
122 * D29:F0 USB1#1 INTA# -> PIRQH
123 * D29:F1 USB1#2 INTB# -> PIRQD
124 * D29:F7 USB2 INTA# -> PIRQH
125 * D28:F0 PCIe Port 1 INTA# -> PIRQE
126 */
127
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000128 write16(DEFAULT_RCBA + RCBA_D31IR, 0x0230);
129 write16(DEFAULT_RCBA + RCBA_D30IR, 0x3210);
130 write16(DEFAULT_RCBA + RCBA_D29IR, 0x3237);
131 write16(DEFAULT_RCBA + RCBA_D28IR, 0x3214);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000132
133 /* Setup sata mode */
134 pci_write_config8(PCI_DEV(0, 0x1F, 2), SATA_MAP, (SATA_MODE_AHCI << 6) | (0 << 0));
135}
136
Stefan Reinauer6d1b0d82010-04-13 00:02:20 +0000137void main(unsigned long bist)
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000138{
139 /* int boot_mode = 0; */
140
141 static const struct mem_controller mch[] = {
142 {
143 .node_id = 0,
144 .f0 = PCI_DEV(0, 0x00, 0),
145 .f1 = PCI_DEV(0, 0x00, 1),
146 .f2 = PCI_DEV(0, 0x00, 2),
147 .f3 = PCI_DEV(0, 0x00, 3),
148 .channel0 = { (0xa<<3)|3, (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0 },
149 .channel1 = { (0xa<<3)|7, (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4 },
150 }
151 };
152
153 if (bist == 0) {
154 enable_lapic();
155 }
156
157 /* Setup the console */
158 i3100_enable_superio();
Uwe Hermannd1a1d572010-11-10 18:22:11 +0000159 i3100_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
160 i3100_configure_uart_clk(SERIAL_DEV, I3100_UART_CLK_PREDIVIDE_26);
161
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000162 uart_init();
163 console_init();
164
165 /* Halt if there was a built in self test failure */
166 report_bist_failure(bist);
167
168 /* Perform early board specific init */
169 early_config();
170
171 /* Prevent the TCO timer from rebooting us */
172 i3100_halt_tco_timer();
173
174 /* Enable SPD ROMs and DDR-II DRAM */
175 enable_smbus();
176
177 /* Enable SpeedStep and automatic thermal throttling */
178 {
179 msr_t msr;
180 u16 perf;
181
182 msr = rdmsr(IA32_MISC_ENABLES);
183 msr.lo |= (1 << 3) | (1 << 16);
184 wrmsr(IA32_MISC_ENABLES, msr);
185
186 /* Set CPU frequency/voltage to maximum */
187
188 /* Read performance status register and keep
189 * bits 47:32, where BUS_RATIO_MAX and VID_MAX
190 * are encoded
191 */
192 msr = rdmsr(IA32_PERF_STS);
193 perf = msr.hi & 0x0000ffff;
194
195 /* Write VID_MAX & BUS_RATIO_MAX to
196 * performance control register
197 */
198 msr = rdmsr(IA32_PERF_CTL);
199 msr.lo &= 0xffff0000;
200 msr.lo |= perf;
201 wrmsr(IA32_PERF_CTL, msr);
202 }
203
204 /* Initialize memory */
205 sdram_initialize(ARRAY_SIZE(mch), mch);
206}
207