blob: cc6966b074f17e844bfe2332590396f736e718d9 [file] [log] [blame]
Thomas Jourdan1a692d82009-07-01 17:01:17 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2008 coresystems GmbH
5 * Copyright (C) 2009 Thomas Jourdan <thomas.jourdan@gmail.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; version 2 of
10 * the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
20 * MA 02110-1301 USA
21 */
22
Thomas Jourdan1a692d82009-07-01 17:01:17 +000023#include <delay.h>
24
25#include <stdint.h>
26#include <arch/io.h>
27#include <arch/romcc_io.h>
28#include <device/pci_def.h>
29#include <device/pnp_def.h>
30#include <cpu/x86/lapic.h>
31
32#include "option_table.h"
33#include "pc80/mc146818rtc_early.c"
34
Patrick Georgi12584e22010-05-08 09:14:51 +000035#include <console/console.h>
Thomas Jourdan1a692d82009-07-01 17:01:17 +000036#include <cpu/x86/bist.h>
37
Stefan Reinauerc13093b2009-09-23 18:51:03 +000038#include "lib/ramtest.c"
Thomas Jourdan1a692d82009-07-01 17:01:17 +000039#include "southbridge/intel/i3100/i3100_early_smbus.c"
40#include "southbridge/intel/i3100/i3100_early_lpc.c"
41#include "reset.c"
42#include "superio/intel/i3100/i3100_early_serial.c"
43#include "superio/smsc/smscsuperio/smscsuperio_early_serial.c"
44
45/* Data */
46#define UART_RBR 0x00
47#define UART_TBR 0x00
48
49/* Control */
50#define UART_IER 0x01
51#define UART_IIR 0x02
52#define UART_FCR 0x02
53#define UART_LCR 0x03
54#define UART_MCR 0x04
55#define UART_DLL 0x00
56#define UART_DLM 0x01
57
58/* Status */
59#define UART_LSR 0x05
60#define UART_MSR 0x06
61#define UART_SCR 0x07
62
63#define SIO_GPIO_BASE 0x680
64#define SIO_XBUS_BASE 0x4880
65
66#define DEVPRES_CONFIG (DEVPRES_D1F0 | DEVPRES_D2F0 | DEVPRES_D3F0)
67#define DEVPRES1_CONFIG (DEVPRES1_D0F1 | DEVPRES1_D8F0)
68
69#define IA32_PERF_STS 0x198
70#define IA32_PERF_CTL 0x199
71#define MSR_THERM2_CTL 0x19D
72#define IA32_MISC_ENABLES 0x1A0
73
74/* SATA */
75#define SATA_MAP 0x90
76
77#define SATA_MODE_IDE 0x00
78#define SATA_MODE_AHCI 0x01
79
80/* RCBA registers */
81#define RCBA 0xF0
82#define DEFAULT_RCBA 0xFEA00000
83
84#define RCBA_RPC 0x0224 /* 32 bit */
85
86#define RCBA_TCTL 0x3000 /* 8 bit */
87
88#define RCBA_D31IP 0x3100 /* 32 bit */
89#define RCBA_D30IP 0x3104 /* 32 bit */
90#define RCBA_D29IP 0x3108 /* 32 bit */
91#define RCBA_D28IP 0x310C /* 32 bit */
92#define RCBA_D31IR 0x3140 /* 16 bit */
93#define RCBA_D30IR 0x3142 /* 16 bit */
94#define RCBA_D29IR 0x3144 /* 16 bit */
95#define RCBA_D28IR 0x3146 /* 16 bit */
96
97#define RCBA_RTC 0x3400 /* 32 bit */
98#define RCBA_HPTC 0x3404 /* 32 bit */
99#define RCBA_GCS 0x3410 /* 32 bit */
100#define RCBA_BUC 0x3414 /* 8 bit */
101#define RCBA_FD 0x3418 /* 32 bit */
102#define RCBA_PRC 0x341C /* 32 bit */
103
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000104static inline int spd_read_byte(u16 device, u8 address)
105{
106 return smbus_read_byte(device, address);
107}
108
109#include "northbridge/intel/i3100/raminit.h"
110#include "cpu/x86/mtrr/earlymtrr.c"
111#include "northbridge/intel/i3100/memory_initialized.c"
112#include "northbridge/intel/i3100/raminit.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000113#include "lib/generic_sdram.c"
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000114#include "northbridge/intel/i3100/reset_test.c"
115#include "debug.c"
116
Stefan Reinauer5d3dee82010-04-14 11:40:34 +0000117static void early_config(void)
118{
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000119 u32 gcs, rpc, fd;
120
121 /* Enable RCBA */
122 pci_write_config32(PCI_DEV(0, 0x1F, 0), RCBA, DEFAULT_RCBA | 1);
123
124 /* Disable watchdog */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000125 gcs = read32(DEFAULT_RCBA + RCBA_GCS);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000126 gcs |= (1 << 5); /* No reset */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000127 write32(DEFAULT_RCBA + RCBA_GCS, gcs);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000128
129 /* Configure PCIe port B as 4x */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000130 rpc = read32(DEFAULT_RCBA + RCBA_RPC);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000131 rpc |= (3 << 0);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000132 write32(DEFAULT_RCBA + RCBA_RPC, rpc);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000133
134 /* Disable Modem, Audio, PCIe ports 2/3/4 */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000135 fd = read32(DEFAULT_RCBA + RCBA_FD);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000136 fd |= (1 << 19) | (1 << 18) | (1 << 17) | (1 << 6) | (1 << 5);
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000137 write32(DEFAULT_RCBA + RCBA_FD, fd);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000138
139 /* Enable HPET */
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000140 write32(DEFAULT_RCBA + RCBA_HPTC, (1 << 7));
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000141
142 /* Improve interrupt routing
143 * D31:F2 SATA INTB# -> PIRQD
144 * D31:F3 SMBUS INTB# -> PIRQD
145 * D31:F4 CHAP INTD# -> PIRQA
146 * D29:F0 USB1#1 INTA# -> PIRQH
147 * D29:F1 USB1#2 INTB# -> PIRQD
148 * D29:F7 USB2 INTA# -> PIRQH
149 * D28:F0 PCIe Port 1 INTA# -> PIRQE
150 */
151
Stefan Reinauer9fe4d792010-01-16 17:53:38 +0000152 write16(DEFAULT_RCBA + RCBA_D31IR, 0x0230);
153 write16(DEFAULT_RCBA + RCBA_D30IR, 0x3210);
154 write16(DEFAULT_RCBA + RCBA_D29IR, 0x3237);
155 write16(DEFAULT_RCBA + RCBA_D28IR, 0x3214);
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000156
157 /* Setup sata mode */
158 pci_write_config8(PCI_DEV(0, 0x1F, 2), SATA_MAP, (SATA_MODE_AHCI << 6) | (0 << 0));
159}
160
Stefan Reinauer6d1b0d82010-04-13 00:02:20 +0000161void main(unsigned long bist)
Thomas Jourdan1a692d82009-07-01 17:01:17 +0000162{
163 /* int boot_mode = 0; */
164
165 static const struct mem_controller mch[] = {
166 {
167 .node_id = 0,
168 .f0 = PCI_DEV(0, 0x00, 0),
169 .f1 = PCI_DEV(0, 0x00, 1),
170 .f2 = PCI_DEV(0, 0x00, 2),
171 .f3 = PCI_DEV(0, 0x00, 3),
172 .channel0 = { (0xa<<3)|3, (0xa<<3)|2, (0xa<<3)|1, (0xa<<3)|0 },
173 .channel1 = { (0xa<<3)|7, (0xa<<3)|6, (0xa<<3)|5, (0xa<<3)|4 },
174 }
175 };
176
177 if (bist == 0) {
178 enable_lapic();
179 }
180
181 /* Setup the console */
182 i3100_enable_superio();
183 i3100_enable_serial(0x4E, I3100_SP1, CONFIG_TTYS0_BASE);
184 uart_init();
185 console_init();
186
187 /* Halt if there was a built in self test failure */
188 report_bist_failure(bist);
189
190 /* Perform early board specific init */
191 early_config();
192
193 /* Prevent the TCO timer from rebooting us */
194 i3100_halt_tco_timer();
195
196 /* Enable SPD ROMs and DDR-II DRAM */
197 enable_smbus();
198
199 /* Enable SpeedStep and automatic thermal throttling */
200 {
201 msr_t msr;
202 u16 perf;
203
204 msr = rdmsr(IA32_MISC_ENABLES);
205 msr.lo |= (1 << 3) | (1 << 16);
206 wrmsr(IA32_MISC_ENABLES, msr);
207
208 /* Set CPU frequency/voltage to maximum */
209
210 /* Read performance status register and keep
211 * bits 47:32, where BUS_RATIO_MAX and VID_MAX
212 * are encoded
213 */
214 msr = rdmsr(IA32_PERF_STS);
215 perf = msr.hi & 0x0000ffff;
216
217 /* Write VID_MAX & BUS_RATIO_MAX to
218 * performance control register
219 */
220 msr = rdmsr(IA32_PERF_CTL);
221 msr.lo &= 0xffff0000;
222 msr.lo |= perf;
223 wrmsr(IA32_PERF_CTL, msr);
224 }
225
226 /* Initialize memory */
227 sdram_initialize(ARRAY_SIZE(mch), mch);
228}
229