blob: fc559e2c176cb45fd8c4bc3baf92f8d4b05674b3 [file] [log] [blame]
Huayang Duanc90a9e62020-06-22 19:52:45 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +08004#include <cbfs.h>
Xi Chen555c2ae2022-01-21 11:43:53 +08005#include <cbmem.h>
6#include <commonlib/bsd/mem_chip_info.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +08007#include <console/console.h>
Xi Chen5c7a9232022-01-04 19:00:44 +08008#include <soc/dramc_common.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +08009#include <ip_checksum.h>
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +080010#include <mrc_cache.h>
11#include <soc/dramc_param.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +080012#include <soc/emi.h>
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +080013#include <soc/mmu_operations.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +080014#include <symbols.h>
Huayang Duan68e597d2020-06-22 19:59:40 +080015#include <timer.h>
Huayang Duanc90a9e62020-06-22 19:52:45 +080016
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +080017/* This must be defined in chromeos.fmd in same name and size. */
Martin Rothb6a0b262022-09-05 14:51:34 -060018#define CAL_REGION_RW_MRC_CACHE "RW_MRC_CACHE"
19#define CAL_REGION_RW_MRC_CACHE_SIZE 0x2000
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +080020
Martin Rothb6a0b262022-09-05 14:51:34 -060021_Static_assert(sizeof(struct dramc_param) <= CAL_REGION_RW_MRC_CACHE_SIZE,
22 "sizeof(struct dramc_param) exceeds " CAL_REGION_RW_MRC_CACHE);
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +080023
Xi Chene8c681c2021-03-03 17:58:07 +080024const char *get_dram_geometry_str(u32 ddr_geometry);
25const char *get_dram_type_str(u32 ddr_type);
26
Xi Chen555c2ae2022-01-21 11:43:53 +080027static const struct ddr_base_info *curr_ddr_info;
28
Huayang Duanc90a9e62020-06-22 19:52:45 +080029static int mt_mem_test(const struct dramc_data *dparam)
30{
31 if (CONFIG(MEMORY_TEST)) {
32 u8 *addr = _dram;
33 const struct ddr_base_info *ddr_info = &dparam->ddr_info;
34
35 for (u8 rank = RANK_0; rank < ddr_info->support_ranks; rank++) {
Xi Chen3827f562020-10-20 17:55:14 +080036 int result = complex_mem_test(addr, 0x2000);
Huayang Duanc90a9e62020-06-22 19:52:45 +080037
Xi Chen3827f562020-10-20 17:55:14 +080038 if (result != 0) {
39 printk(BIOS_ERR,
40 "[MEM] complex R/W mem test failed: %d\n", result);
Huayang Duanc90a9e62020-06-22 19:52:45 +080041 return -1;
Huayang Duanc90a9e62020-06-22 19:52:45 +080042 }
Xi Chene8c681c2021-03-03 17:58:07 +080043 printk(BIOS_DEBUG, "[MEM] rank %u complex R/W mem test passed\n", rank);
Huayang Duanc90a9e62020-06-22 19:52:45 +080044
45 addr += ddr_info->rank_size[rank];
46 }
47 }
48
49 return 0;
50}
51
Xi Chene8c681c2021-03-03 17:58:07 +080052const char *get_dram_geometry_str(u32 ddr_geometry)
53{
54 const char *s;
55
56 switch (ddr_geometry) {
57 case DDR_TYPE_2CH_2RK_4GB_2_2:
58 s = "2CH_2RK_4GB_2_2";
59 break;
60 case DDR_TYPE_2CH_2RK_6GB_3_3:
61 s = "2CH_2RK_6GB_3_3";
62 break;
63 case DDR_TYPE_2CH_2RK_8GB_4_4:
64 s = "2CH_2RK_8GB_4_4";
65 break;
66 case DDR_TYPE_2CH_2RK_8GB_4_4_BYTE:
67 s = "2CH_2RK_8GB_4_4_BYTE";
68 break;
69 case DDR_TYPE_2CH_1RK_4GB_4_0:
70 s = "2CH_1RK_4GB_4_0";
71 break;
72 case DDR_TYPE_2CH_2RK_6GB_2_4:
73 s = "2CH_2RK_6GB_2_4";
74 break;
75 default:
76 s = "";
77 break;
78 }
79
80 return s;
81}
82
83const char *get_dram_type_str(u32 ddr_type)
84{
85 const char *s;
86
87 switch (ddr_type) {
88 case DDR_TYPE_DISCRETE:
89 s = "DSC";
90 break;
91 case DDR_TYPE_EMCP:
92 s = "EMCP";
93 break;
94 default:
95 s = "";
96 break;
97 }
98
99 return s;
100}
101
Xi Chen555c2ae2022-01-21 11:43:53 +0800102size_t mtk_dram_size(void)
103{
104 size_t size = 0;
105
106 if (!curr_ddr_info)
107 return 0;
108 for (unsigned int i = 0; i < RANK_MAX; ++i)
109 size += curr_ddr_info->mrr_info.mr8_density[i];
110 return size;
111}
112
113static void fill_dram_info(struct mem_chip_info *mc, const struct ddr_base_info *ddr)
114{
Julius Werner3460aa32022-10-24 19:06:03 -0700115 unsigned int c, r;
Xi Chen555c2ae2022-01-21 11:43:53 +0800116
Julius Werner3460aa32022-10-24 19:06:03 -0700117 mc->num_entries = CHANNEL_MAX * ddr->mrr_info.rank_nums;
118 mc->struct_version = MEM_CHIP_STRUCT_VERSION;
Xi Chen555c2ae2022-01-21 11:43:53 +0800119
Julius Werner3460aa32022-10-24 19:06:03 -0700120 struct mem_chip_entry *entry = mc->entries;
121 for (c = 0; c < CHANNEL_MAX; c++) {
122 for (r = 0; r < ddr->mrr_info.rank_nums; r++) {
123 entry->channel = c;
124 entry->rank = r;
125 entry->type = MEM_CHIP_LPDDR4X;
126 entry->channel_io_width = DQ_DATA_WIDTH_LP4;
127 entry->density_mbits = ddr->mrr_info.mr8_density[r] / CHANNEL_MAX /
128 (MiB / 8);
129 entry->io_width = DQ_DATA_WIDTH_LP4;
130 entry->manufacturer_id = ddr->mrr_info.mr5_vendor_id;
131 entry->revision_id[0] = ddr->mrr_info.mr6_revision_id;
132 entry->revision_id[1] = ddr->mrr_info.mr7_revision_id;
133 entry++;
134 }
Xi Chen555c2ae2022-01-21 11:43:53 +0800135 }
136}
137
138static void add_mem_chip_info(int unused)
139{
140 struct mem_chip_info *mc;
141 size_t size;
142
Rex-BC Chenc69ea242022-03-25 15:53:22 +0800143 if (!CONFIG(USE_CBMEM_DRAM_INFO)) {
144 printk(BIOS_DEBUG,
145 "DRAM-K: CBMEM DRAM info is unsupported (USE_CBMEM_DRAM_INFO)\n");
146 return;
147 }
148
Julius Werner3460aa32022-10-24 19:06:03 -0700149 size = mem_chip_info_size(CHANNEL_MAX * curr_ddr_info->mrr_info.rank_nums);
Xi Chen555c2ae2022-01-21 11:43:53 +0800150 mc = cbmem_add(CBMEM_ID_MEM_CHIP_INFO, size);
151 assert(mc);
Julius Werner3460aa32022-10-24 19:06:03 -0700152 memset(mc, 0, size);
Xi Chen555c2ae2022-01-21 11:43:53 +0800153
154 fill_dram_info(mc, curr_ddr_info);
155}
Kyösti Mälkkifa3bc042022-03-31 07:40:10 +0300156CBMEM_CREATION_HOOK(add_mem_chip_info);
Xi Chen555c2ae2022-01-21 11:43:53 +0800157
Xi Chen5c7a9232022-01-04 19:00:44 +0800158static int run_dram_blob(struct dramc_param *dparam)
Huayang Duan68e597d2020-06-22 19:59:40 +0800159{
160 /* Load and run the provided blob for full-calibration if available */
161 struct prog dram = PROG_INIT(PROG_REFCODE, CONFIG_CBFS_PREFIX "/dram");
162
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800163 dump_param_header(dparam);
Huayang Duan68e597d2020-06-22 19:59:40 +0800164
Huayang Duan68e597d2020-06-22 19:59:40 +0800165 if (cbfs_prog_stage_load(&dram)) {
166 printk(BIOS_ERR, "DRAM-K: CBFS load program failed\n");
167 return -2;
168 }
169
170 dparam->do_putc = do_putchar;
171
172 prog_set_entry(&dram, prog_entry(&dram), dparam);
173 prog_run(&dram);
174 if (dparam->header.status != DRAMC_SUCCESS) {
Xi Chen5c7a9232022-01-04 19:00:44 +0800175 printk(BIOS_ERR, "DRAM-K: calibration failed: status = %d\n",
Xi Chene8c681c2021-03-03 17:58:07 +0800176 dparam->header.status);
Huayang Duan68e597d2020-06-22 19:59:40 +0800177 return -3;
178 }
179
Xi Chen5c7a9232022-01-04 19:00:44 +0800180 if (!(dparam->header.config & DRAMC_CONFIG_FAST_K)
181 && !(dparam->header.flags & DRAMC_FLAG_HAS_SAVED_DATA)) {
Huayang Duan68e597d2020-06-22 19:59:40 +0800182 printk(BIOS_ERR,
183 "DRAM-K: Full calibration executed without saving parameters. "
184 "Please ensure the blob is built properly.\n");
185 return -4;
186 }
187
188 return 0;
189}
190
Xi Chen5c7a9232022-01-04 19:00:44 +0800191static int dram_run_fast_calibration(struct dramc_param *dparam)
192{
193 const u16 config = CONFIG(MEDIATEK_DRAM_DVFS) ? DRAMC_ENABLE_DVFS : DRAMC_DISABLE_DVFS;
194
195 if (dparam->dramc_datas.ddr_info.config_dvfs != config) {
196 printk(BIOS_WARNING,
197 "DRAM-K: Incompatible config for calibration data from flash "
198 "(expected: %#x, saved: %#x)\n",
199 config, dparam->dramc_datas.ddr_info.config_dvfs);
200 return -1;
201 }
202
203 printk(BIOS_INFO, "DRAM-K: DRAM calibration data valid pass\n");
204
Yu-Ping Wuc0716522023-02-21 17:24:54 +0800205 if (CONFIG(MEDIATEK_DRAM_BLOB_FAST_INIT)) {
Xi Chen5c7a9232022-01-04 19:00:44 +0800206 printk(BIOS_INFO, "DRAM-K: Run fast calibration run in blob mode\n");
207
208 /*
209 * The loaded config should not contain FAST_K (done in full calibration),
210 * so we have to set that now to indicate the blob taking the config instead
211 * of generating a new config.
212 */
213 dparam->header.config |= DRAMC_CONFIG_FAST_K;
214
215 if (run_dram_blob(dparam) < 0)
216 return -3;
217 } else {
218 init_dram_by_params(dparam);
219 }
220
221 if (mt_mem_test(&dparam->dramc_datas) < 0)
222 return -4;
223
224 return 0;
225}
226
227static int dram_run_full_calibration(struct dramc_param *dparam)
228{
229 initialize_dramc_param(dparam);
230
231 return run_dram_blob(dparam);
232}
233
Huayang Duanc90a9e62020-06-22 19:52:45 +0800234static void mem_init_set_default_config(struct dramc_param *dparam,
Xi Chene8c681c2021-03-03 17:58:07 +0800235 const struct sdram_info *dram_info)
Huayang Duanc90a9e62020-06-22 19:52:45 +0800236{
Xi Chene8c681c2021-03-03 17:58:07 +0800237 u32 type, geometry;
Huayang Duanc90a9e62020-06-22 19:52:45 +0800238 memset(dparam, 0, sizeof(*dparam));
239
Xi Chene8c681c2021-03-03 17:58:07 +0800240 type = dram_info->ddr_type;
241 geometry = dram_info->ddr_geometry;
Huayang Duanc90a9e62020-06-22 19:52:45 +0800242
Yu-Ping Wuc074f612021-04-12 11:03:57 +0800243 dparam->dramc_datas.ddr_info.sdram.ddr_type = type;
Xi Chene8c681c2021-03-03 17:58:07 +0800244
245 if (CONFIG(MEDIATEK_DRAM_DVFS))
Huayang Duanc90a9e62020-06-22 19:52:45 +0800246 dparam->dramc_datas.ddr_info.config_dvfs = DRAMC_ENABLE_DVFS;
Huayang Duanc90a9e62020-06-22 19:52:45 +0800247
Yu-Ping Wuc074f612021-04-12 11:03:57 +0800248 dparam->dramc_datas.ddr_info.sdram.ddr_geometry = geometry;
Xi Chene8c681c2021-03-03 17:58:07 +0800249
250 printk(BIOS_INFO, "DRAM-K: ddr_type: %s, config_dvfs: %d, ddr_geometry: %s\n",
251 get_dram_type_str(type),
252 dparam->dramc_datas.ddr_info.config_dvfs,
253 get_dram_geometry_str(geometry));
Huayang Duanc90a9e62020-06-22 19:52:45 +0800254}
255
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800256static void mt_mem_init_run(struct dramc_param *dparam,
Xi Chene8c681c2021-03-03 17:58:07 +0800257 const struct sdram_info *dram_info)
Huayang Duanc90a9e62020-06-22 19:52:45 +0800258{
Xi Chenf4bb77b2022-01-21 17:18:45 +0800259 const ssize_t mrc_cache_size = sizeof(*dparam);
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800260 ssize_t data_size;
Huayang Duan68e597d2020-06-22 19:59:40 +0800261 struct stopwatch sw;
262 int ret;
Huayang Duanc90a9e62020-06-22 19:52:45 +0800263
264 /* Load calibration params from flash and run fast calibration */
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800265 data_size = mrc_cache_load_current(MRC_TRAINING_DATA,
266 DRAMC_PARAM_HEADER_VERSION,
Xi Chenf4bb77b2022-01-21 17:18:45 +0800267 dparam, mrc_cache_size);
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800268 if (data_size == mrc_cache_size) {
Huayang Duanc90a9e62020-06-22 19:52:45 +0800269 printk(BIOS_INFO, "DRAM-K: Running fast calibration\n");
Huayang Duan68e597d2020-06-22 19:59:40 +0800270 stopwatch_init(&sw);
271
272 ret = dram_run_fast_calibration(dparam);
273 if (ret != 0) {
274 printk(BIOS_ERR, "DRAM-K: Failed to run fast calibration "
Rob Barnesd522f382022-09-12 06:31:47 -0600275 "in %lld msecs, error: %d\n",
Huayang Duan68e597d2020-06-22 19:59:40 +0800276 stopwatch_duration_msecs(&sw), ret);
Huayang Duanc90a9e62020-06-22 19:52:45 +0800277
278 /* Erase flash data after fast calibration failed */
Xi Chenf4bb77b2022-01-21 17:18:45 +0800279 memset(dparam, 0xa5, mrc_cache_size);
Yu-Ping Wuba494442021-04-15 10:06:27 +0800280 mrc_cache_stash_data(MRC_TRAINING_DATA,
281 DRAMC_PARAM_HEADER_VERSION,
Xi Chenf4bb77b2022-01-21 17:18:45 +0800282 dparam, mrc_cache_size);
Huayang Duanc90a9e62020-06-22 19:52:45 +0800283 } else {
Rob Barnesd522f382022-09-12 06:31:47 -0600284 printk(BIOS_INFO, "DRAM-K: Fast calibration passed in %lld msecs\n",
Huayang Duan68e597d2020-06-22 19:59:40 +0800285 stopwatch_duration_msecs(&sw));
Huayang Duanc90a9e62020-06-22 19:52:45 +0800286 return;
287 }
288 } else {
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800289 printk(BIOS_WARNING, "DRAM-K: Invalid data in flash (size: %#zx, expected: %#zx)\n",
290 data_size, mrc_cache_size);
Huayang Duan68e597d2020-06-22 19:59:40 +0800291 }
292
293 /* Run full calibration */
294 printk(BIOS_INFO, "DRAM-K: Running full calibration\n");
Xi Chene8c681c2021-03-03 17:58:07 +0800295 mem_init_set_default_config(dparam, dram_info);
Huayang Duan68e597d2020-06-22 19:59:40 +0800296
297 stopwatch_init(&sw);
298 int err = dram_run_full_calibration(dparam);
299 if (err == 0) {
Rob Barnesd522f382022-09-12 06:31:47 -0600300 printk(BIOS_INFO, "DRAM-K: Full calibration passed in %lld msecs\n",
Huayang Duan68e597d2020-06-22 19:59:40 +0800301 stopwatch_duration_msecs(&sw));
Yu-Ping Wuba494442021-04-15 10:06:27 +0800302 mrc_cache_stash_data(MRC_TRAINING_DATA,
303 DRAMC_PARAM_HEADER_VERSION,
Xi Chenf4bb77b2022-01-21 17:18:45 +0800304 dparam, mrc_cache_size);
Huayang Duan68e597d2020-06-22 19:59:40 +0800305 } else {
Rob Barnesd522f382022-09-12 06:31:47 -0600306 printk(BIOS_ERR, "DRAM-K: Full calibration failed in %lld msecs\n",
Huayang Duan68e597d2020-06-22 19:59:40 +0800307 stopwatch_duration_msecs(&sw));
Huayang Duanc90a9e62020-06-22 19:52:45 +0800308 }
309}
310
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800311void mt_mem_init(struct dramc_param *dparam)
Huayang Duanc90a9e62020-06-22 19:52:45 +0800312{
313 const struct sdram_info *sdram_param = get_sdram_config();
314
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800315 mt_mem_init_run(dparam, sdram_param);
316}
317
318void mtk_dram_init(void)
319{
320 /* dramc_param is too large to fit in stack. */
321 static struct dramc_param dramc_parameter;
322 mt_mem_init(&dramc_parameter);
Xi Chen555c2ae2022-01-21 11:43:53 +0800323 curr_ddr_info = &dramc_parameter.dramc_datas.ddr_info;
Yu-Ping Wu71c5ca72021-01-13 10:29:18 +0800324 mtk_mmu_after_dram();
Huayang Duanc90a9e62020-06-22 19:52:45 +0800325}