blob: 86db048cd6d09a64a174a92ad10ddfa0603e765c [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00007#include "i82801gx.h"
Damien Zammit647e3852016-01-15 13:44:53 +11008#include "sata.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00009
Arthur Heymans6267f5d2018-12-15 23:46:48 +010010static void ich_hide_devfn(unsigned int devfn)
11{
12 switch (devfn) {
13 case PCI_DEVFN(27, 0): /* HD Audio Controller */
14 RCBA32_OR(FD, FD_HDAUD);
15 break;
16 case PCI_DEVFN(28, 0): /* PCI Express Root Port 1 */
17 case PCI_DEVFN(28, 1): /* PCI Express Root Port 2 */
18 case PCI_DEVFN(28, 2): /* PCI Express Root Port 3 */
19 case PCI_DEVFN(28, 3): /* PCI Express Root Port 4 */
20 case PCI_DEVFN(28, 4): /* PCI Express Root Port 5 */
21 case PCI_DEVFN(28, 5): /* PCI Express Root Port 6 */
22 RCBA32_OR(FD, ICH_DISABLE_PCIE(PCI_FUNC(devfn)));
23 break;
24 case PCI_DEVFN(29, 0): /* UHCI #1 */
25 case PCI_DEVFN(29, 1): /* UHCI #2 */
26 case PCI_DEVFN(29, 2): /* UHCI #3 */
27 case PCI_DEVFN(29, 3): /* UHCI #4 */
28 RCBA32_OR(FD, ICH_DISABLE_UHCI(PCI_FUNC(devfn)));
29 break;
30 case PCI_DEVFN(29, 7): /* EHCI #1 */
31 RCBA32_OR(FD, FD_EHCI);
32 break;
33 case PCI_DEVFN(30, 2): /* AC Audio */
34 RCBA32_OR(FD, FD_ACAUD);
35 break;
36 case PCI_DEVFN(30, 3): /* AC Modem */
37 RCBA32_OR(FD, FD_ACMOD);
38 break;
39 case PCI_DEVFN(31, 0): /* LPC */
40 RCBA32_OR(FD, FD_LPCB);
41 break;
42 case PCI_DEVFN(31, 1): /* PATA #1 */
43 RCBA32_OR(FD, FD_PATA);
44 break;
45 case PCI_DEVFN(31, 2): /* SATA #1 */
46 RCBA32_OR(FD, FD_SATA);
47 break;
48 case PCI_DEVFN(31, 3): /* SMBUS */
49 RCBA32_OR(FD, FD_SMBUS);
50 break;
51 }
52}
53
Elyes HAOUAS99667032018-05-13 12:47:28 +020054void i82801gx_enable(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000055{
Elyes HAOUAS12349252020-04-27 05:08:26 +020056 u16 reg16;
Stefan Reinauera8e11682009-03-11 14:54:18 +000057
Arthur Heymans6267f5d2018-12-15 23:46:48 +010058 if (!dev->enabled) {
Elyes Haouas8b8ada62022-11-22 17:36:02 +010059 printk(BIOS_DEBUG, "%s: Disabling device\n", dev_path(dev));
Damien Zammit647e3852016-01-15 13:44:53 +110060
Arthur Heymans6267f5d2018-12-15 23:46:48 +010061 /* Ensure memory, io, and bus master are all disabled */
Elyes HAOUAS12349252020-04-27 05:08:26 +020062 reg16 = pci_read_config16(dev, PCI_COMMAND);
63 reg16 &= ~(PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
64 pci_write_config16(dev, PCI_COMMAND, reg16);
Arthur Heymans6267f5d2018-12-15 23:46:48 +010065
66 /* Hide this device if possible */
67 ich_hide_devfn(dev->path.pci.devfn);
68 } else {
69 /* Enable SERR */
Elyes HAOUAS12349252020-04-27 05:08:26 +020070 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Arthur Heymans6267f5d2018-12-15 23:46:48 +010071
72 if (dev->path.pci.devfn == PCI_DEVFN(31, 2)) {
73 printk(BIOS_DEBUG, "Set SATA mode early\n");
74 sata_enable(dev);
75 }
Damien Zammit647e3852016-01-15 13:44:53 +110076 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000077}
78
Arthur Heymans6267f5d2018-12-15 23:46:48 +010079static void i82801gx_init(void *chip_info)
80{
81 /* Disable performance counter */
82 RCBA32_OR(FD, 1);
83}
84
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000085struct chip_operations southbridge_intel_i82801gx_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +090086 .name = "Intel ICH7/ICH7-M (82801Gx) Series Southbridge",
Arthur Heymans6267f5d2018-12-15 23:46:48 +010087 .enable_dev = i82801gx_enable,
88 .init = i82801gx_init,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000089};