blob: eae16db3d37df1850ffba4be79f4654cf203dd45 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00003
4#include <console/console.h>
5#include <device/device.h>
6#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00008#include "i82801gx.h"
Damien Zammit647e3852016-01-15 13:44:53 +11009#include "sata.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010
Arthur Heymans6267f5d2018-12-15 23:46:48 +010011static void ich_hide_devfn(unsigned int devfn)
12{
13 switch (devfn) {
14 case PCI_DEVFN(27, 0): /* HD Audio Controller */
15 RCBA32_OR(FD, FD_HDAUD);
16 break;
17 case PCI_DEVFN(28, 0): /* PCI Express Root Port 1 */
18 case PCI_DEVFN(28, 1): /* PCI Express Root Port 2 */
19 case PCI_DEVFN(28, 2): /* PCI Express Root Port 3 */
20 case PCI_DEVFN(28, 3): /* PCI Express Root Port 4 */
21 case PCI_DEVFN(28, 4): /* PCI Express Root Port 5 */
22 case PCI_DEVFN(28, 5): /* PCI Express Root Port 6 */
23 RCBA32_OR(FD, ICH_DISABLE_PCIE(PCI_FUNC(devfn)));
24 break;
25 case PCI_DEVFN(29, 0): /* UHCI #1 */
26 case PCI_DEVFN(29, 1): /* UHCI #2 */
27 case PCI_DEVFN(29, 2): /* UHCI #3 */
28 case PCI_DEVFN(29, 3): /* UHCI #4 */
29 RCBA32_OR(FD, ICH_DISABLE_UHCI(PCI_FUNC(devfn)));
30 break;
31 case PCI_DEVFN(29, 7): /* EHCI #1 */
32 RCBA32_OR(FD, FD_EHCI);
33 break;
34 case PCI_DEVFN(30, 2): /* AC Audio */
35 RCBA32_OR(FD, FD_ACAUD);
36 break;
37 case PCI_DEVFN(30, 3): /* AC Modem */
38 RCBA32_OR(FD, FD_ACMOD);
39 break;
40 case PCI_DEVFN(31, 0): /* LPC */
41 RCBA32_OR(FD, FD_LPCB);
42 break;
43 case PCI_DEVFN(31, 1): /* PATA #1 */
44 RCBA32_OR(FD, FD_PATA);
45 break;
46 case PCI_DEVFN(31, 2): /* SATA #1 */
47 RCBA32_OR(FD, FD_SATA);
48 break;
49 case PCI_DEVFN(31, 3): /* SMBUS */
50 RCBA32_OR(FD, FD_SMBUS);
51 break;
52 }
53}
54
Elyes HAOUAS99667032018-05-13 12:47:28 +020055void i82801gx_enable(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000056{
Elyes HAOUAS12349252020-04-27 05:08:26 +020057 u16 reg16;
Stefan Reinauera8e11682009-03-11 14:54:18 +000058
Arthur Heymans6267f5d2018-12-15 23:46:48 +010059 if (!dev->enabled) {
60 printk(BIOS_DEBUG, "%s: Disabling device\n", dev_path(dev));
Damien Zammit647e3852016-01-15 13:44:53 +110061
Arthur Heymans6267f5d2018-12-15 23:46:48 +010062 /* Ensure memory, io, and bus master are all disabled */
Elyes HAOUAS12349252020-04-27 05:08:26 +020063 reg16 = pci_read_config16(dev, PCI_COMMAND);
64 reg16 &= ~(PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
65 pci_write_config16(dev, PCI_COMMAND, reg16);
Arthur Heymans6267f5d2018-12-15 23:46:48 +010066
67 /* Hide this device if possible */
68 ich_hide_devfn(dev->path.pci.devfn);
69 } else {
70 /* Enable SERR */
Elyes HAOUAS12349252020-04-27 05:08:26 +020071 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Arthur Heymans6267f5d2018-12-15 23:46:48 +010072
73 if (dev->path.pci.devfn == PCI_DEVFN(31, 2)) {
74 printk(BIOS_DEBUG, "Set SATA mode early\n");
75 sata_enable(dev);
76 }
Damien Zammit647e3852016-01-15 13:44:53 +110077 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000078}
79
Arthur Heymans6267f5d2018-12-15 23:46:48 +010080static void i82801gx_init(void *chip_info)
81{
82 /* Disable performance counter */
83 RCBA32_OR(FD, 1);
84}
85
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000086struct chip_operations southbridge_intel_i82801gx_ops = {
87 CHIP_NAME("Intel ICH7/ICH7-M (82801Gx) Series Southbridge")
Arthur Heymans6267f5d2018-12-15 23:46:48 +010088 .enable_dev = i82801gx_enable,
89 .init = i82801gx_init,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000090};