blob: 69ec110d6e5910662fa91f3df936b43afc46ef41 [file] [log] [blame]
Ronald G. Minnich182615d2004-08-24 16:20:46 +00001/*
Stefan Reinauer8702ab52010-03-14 17:01:08 +00002 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2003 Linux Networx
5 * Copyright (C) 2004 SuSE Linux AG
6 * Copyright (C) 2004 Tyan Computer
Joseph Smith48f3e2b2010-03-17 03:37:18 +00007 * Copyright (C) 2010 Joseph Smith <joe@settoplinux.org>
Stefan Reinauer8702ab52010-03-14 17:01:08 +00008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010021 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Ronald G. Minnich182615d2004-08-24 16:20:46 +000022 */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000023
Ronald G. Minnich182615d2004-08-24 16:20:46 +000024#include <console/console.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <device/pci_ids.h>
28#include <device/pci_ops.h>
Ronald G. Minnich182615d2004-08-24 16:20:46 +000029#include <pc80/mc146818rtc.h>
Steven J. Magnanief792232005-09-21 13:53:44 +000030#include <pc80/isa-dma.h>
31#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000032#include <arch/ioapic.h>
Stefan Reinauer138be832010-02-27 01:50:21 +000033#include "i82801dx.h"
Ronald G. Minnich182615d2004-08-24 16:20:46 +000034
Ronald G. Minnich182615d2004-08-24 16:20:46 +000035#define NMI_OFF 0
36
Joseph Smith48f3e2b2010-03-17 03:37:18 +000037typedef struct southbridge_intel_i82801dx_config config_t;
38
Kyösti Mälkkie6143532013-02-26 17:24:41 +020039/**
40 * Enable ACPI I/O range.
41 *
42 * @param dev PCI device with ACPI and PM BAR's
43 */
44static void i82801dx_enable_acpi(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000045{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000046 /* Set ACPI base address (I/O space). */
47 pci_write_config32(dev, PMBASE, (PMBASE_ADDR | 1));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000048
Kyösti Mälkkie6143532013-02-26 17:24:41 +020049 /* Enable ACPI I/O range decode and ACPI power management. */
50 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
51}
52
53/**
54 * Set miscellanous static southbridge features.
55 *
56 * @param dev PCI device with I/O APIC control registers
57 */
58static void i82801dx_enable_ioapic(struct device *dev)
59{
60 u32 reg32;
Joseph Smith48f3e2b2010-03-17 03:37:18 +000061
62 reg32 = pci_read_config32(dev, GEN_CNTL);
Kyösti Mälkkie6143532013-02-26 17:24:41 +020063 reg32 |= (1 << 13); /* Coprocessor error enable (COPR_ERR_EN) */
64 reg32 |= (3 << 7); /* IOAPIC enable (APIC_EN) */
65 reg32 |= (1 << 2); /* DMA collection buffer enable (DCB_EN) */
66 reg32 |= (1 << 1); /* Delayed transaction enable (DTE) */
Joseph Smith48f3e2b2010-03-17 03:37:18 +000067 pci_write_config32(dev, GEN_CNTL, reg32);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000068 printk(BIOS_DEBUG, "IOAPIC Southbridge enabled %x\n", reg32);
Joseph Smith48f3e2b2010-03-17 03:37:18 +000069
Kyösti Mälkkie6143532013-02-26 17:24:41 +020070 set_ioapic_id(IO_APIC_ADDR, 0x02);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000071}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000072
Joseph Smith48f3e2b2010-03-17 03:37:18 +000073static void i82801dx_enable_serial_irqs(struct device *dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000074{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000075 /* Set packet length and toggle silent mode bit. */
Stefan Reinauer8702ab52010-03-14 17:01:08 +000076 pci_write_config8(dev, SERIRQ_CNTL,
77 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Joseph Smith48f3e2b2010-03-17 03:37:18 +000078 pci_write_config8(dev, SERIRQ_CNTL,
79 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
Ronald G. Minnich182615d2004-08-24 16:20:46 +000080}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000081
Joseph Smith48f3e2b2010-03-17 03:37:18 +000082static void i82801dx_pirq_init(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000083{
Joseph Smith48f3e2b2010-03-17 03:37:18 +000084 /* Get the chip configuration */
85 config_t *config = dev->chip_info;
86
87 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
88 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
89 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
90 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
91 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
92 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
93 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
94 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
Ronald G. Minnich182615d2004-08-24 16:20:46 +000095}
Stefan Reinauer8702ab52010-03-14 17:01:08 +000096
Joseph Smith48f3e2b2010-03-17 03:37:18 +000097static void i82801dx_power_options(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +000098{
Joseph Smithb5466b02010-03-22 23:10:53 +000099 u8 reg8;
100 u16 reg16, pmbase;
101 u32 reg32;
102 const char *state;
103
104 int pwr_on = CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000105 int nmi_option;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000106
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000107 /* Which state do we want to goto after g3 (power restored)?
108 * 0 == S0 Full On
109 * 1 == S5 Soft Off
Joseph Smithb5466b02010-03-22 23:10:53 +0000110 *
111 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000112 */
Joseph Smithb5466b02010-03-22 23:10:53 +0000113 if (get_option(&pwr_on, "power_on_after_fail") < 0)
114 pwr_on = MAINBOARD_POWER_ON;
115
116 reg8 = pci_read_config8(dev, GEN_PMCON_3);
117 reg8 &= 0xfe;
118 switch (pwr_on) {
119 case MAINBOARD_POWER_OFF:
120 reg8 |= 1;
121 state = "off";
122 break;
123 case MAINBOARD_POWER_ON:
124 reg8 &= ~1;
125 state = "on";
126 break;
127 case MAINBOARD_POWER_KEEP:
128 reg8 &= ~1;
129 state = "state keep";
130 break;
131 default:
132 state = "undefined";
133 }
134
135 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
136
137 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000138 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000139
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000140 /* Set up NMI on errors. */
Joseph Smithb5466b02010-03-22 23:10:53 +0000141 reg8 = inb(0x61);
142 reg8 &= 0x0f; /* Higher Nibble must be 0 */
143 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
144 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
145 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
146 outb(reg8, 0x61);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000147
Joseph Smithb5466b02010-03-22 23:10:53 +0000148 reg8 = inb(0x70);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000149 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000150 get_option(&nmi_option, "nmi");
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000151 if (nmi_option) {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000152 printk(BIOS_INFO, "NMI sources enabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000153 reg8 &= ~(1 << 7); /* Set NMI. */
154 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000155 printk(BIOS_INFO, "NMI sources disabled.\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000156 reg8 |= ( 1 << 7); /* Disable NMI. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000157 }
Joseph Smithb5466b02010-03-22 23:10:53 +0000158 outb(reg8, 0x70);
159
160 /* Set SMI# rate down and enable CPU_SLP# */
161 reg16 = pci_read_config16(dev, GEN_PMCON_1);
162 reg16 &= ~(3 << 0); // SMI# rate 1 minute
163 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
164 pci_write_config16(dev, GEN_PMCON_1, reg16);
165
166 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
167
168 /* Set up power management block and determine sleep mode */
169 reg32 = inl(pmbase + 0x04); // PM1_CNT
170
171 reg32 &= ~(7 << 10); // SLP_TYP
172 reg32 |= (1 << 0); // SCI_EN
173 outl(reg32, pmbase + 0x04);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000174}
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000175
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000176static void gpio_init(device_t dev)
177{
178 /* This should be done in romstage.c already */
179 pci_write_config32(dev, GPIO_BASE, (GPIOBASE_ADDR | 1));
180 pci_write_config8(dev, GPIO_CNTL, 0x10);
181}
182
183static void i82801dx_rtc_init(struct device *dev)
184{
185 u8 reg8;
186 u32 reg32;
187 int rtc_failed;
188
189 reg8 = pci_read_config8(dev, GEN_PMCON_3);
190 rtc_failed = reg8 & RTC_BATTERY_DEAD;
191 if (rtc_failed) {
192 reg8 &= ~(1 << 1); /* Preserve the power fail state. */
193 pci_write_config8(dev, GEN_PMCON_3, reg8);
194 }
195 reg32 = pci_read_config32(dev, GEN_STS);
196 rtc_failed |= reg32 & (1 << 2);
197 rtc_init(rtc_failed);
198
199 /* Enable access to the upper 128 byte bank of CMOS RAM. */
200 pci_write_config8(dev, RTC_CONF, 0x04);
201}
202
203static void i82801dx_lpc_route_dma(struct device *dev, u8 mask)
204{
205 u16 reg16;
206 int i;
207
208 reg16 = pci_read_config16(dev, PCI_DMA_CFG);
209 reg16 &= 0x300;
210 for (i = 0; i < 8; i++) {
211 if (i == 4)
212 continue;
213 reg16 |= ((mask & (1 << i)) ? 3 : 1) << (i * 2);
214 }
215 pci_write_config16(dev, PCI_DMA_CFG, reg16);
216}
217
218static void i82801dx_lpc_decode_en(device_t dev)
219{
220 /* Decode 0x3F8-0x3FF (COM1) for COMA port, 0x2F8-0x2FF (COM2) for COMB.
221 * LPT decode defaults to 0x378-0x37F and 0x778-0x77F.
222 * Floppy decode defaults to 0x3F0-0x3F5, 0x3F7.
223 * We also need to set the value for LPC I/F Enables Register.
224 */
225 pci_write_config8(dev, COM_DEC, 0x10);
226 pci_write_config16(dev, LPC_EN, 0x300F);
227}
228
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000229/* ICH4 does not mention HPET in the docs, but
230 * all ICH3 and ICH4 do have HPETs built in.
231 */
232static void enable_hpet(struct device *dev)
233{
Joseph Smithb5466b02010-03-22 23:10:53 +0000234 u32 reg32, hpet, val;
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000235
Joseph Smithb5466b02010-03-22 23:10:53 +0000236 /* Set HPET base address and enable it */
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200237 printk(BIOS_DEBUG, "Enabling HPET at 0x%x\n", CONFIG_HPET_ADDRESS);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000238 reg32 = pci_read_config32(dev, GEN_CNTL);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000239 /*
Joseph Smithb5466b02010-03-22 23:10:53 +0000240 * Bit 17 is HPET enable bit.
241 * Bit 16:15 control the HPET base address.
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000242 */
243 reg32 &= ~(3 << 15); /* Clear it */
Joseph Smithb5466b02010-03-22 23:10:53 +0000244
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200245 hpet = CONFIG_HPET_ADDRESS >> 12;
Joseph Smithb5466b02010-03-22 23:10:53 +0000246 hpet &= 0x3;
247
248 reg32 |= (hpet << 15);
249 reg32 |= (1 << 17); /* Enable HPET. */
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000250 pci_write_config32(dev, GEN_CNTL, reg32);
251
Joseph Smithb5466b02010-03-22 23:10:53 +0000252 /* Check to see whether it took */
253 reg32 = pci_read_config32(dev, GEN_CNTL);
254 val = reg32 >> 15;
255 val &= 0x7;
256
257 if ((val & 0x4) && (hpet == (val & 0x3))) {
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200258 printk(BIOS_INFO, "HPET enabled at 0x%x\n", CONFIG_HPET_ADDRESS);
Joseph Smithb5466b02010-03-22 23:10:53 +0000259 } else {
Stefan Reinauerf0aa09b2010-03-23 13:23:40 +0000260 printk(BIOS_WARNING, "HPET was not enabled correctly\n");
Joseph Smithb5466b02010-03-22 23:10:53 +0000261 reg32 &= ~(1 << 17); /* Clear Enable */
262 pci_write_config32(dev, GEN_CNTL, reg32);
263 }
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000264}
265
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000266static void lpc_init(struct device *dev)
267{
268 /* Set the value for PCI command register. */
269 pci_write_config16(dev, PCI_COMMAND, 0x000f);
270
Kyösti Mälkkie6143532013-02-26 17:24:41 +0200271 i82801dx_enable_acpi(dev);
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000272 /* IO APIC initialization. */
273 i82801dx_enable_ioapic(dev);
274
275 i82801dx_enable_serial_irqs(dev);
276
277 /* Setup the PIRQ. */
278 i82801dx_pirq_init(dev);
279
280 /* Setup power options. */
281 i82801dx_power_options(dev);
282
283 /* Set the state of the GPIO lines. */
284 gpio_init(dev);
285
286 /* Initialize the real time clock. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000287 i82801dx_rtc_init(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000288
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000289 /* Route DMA. */
Stefan Reinauer138be832010-02-27 01:50:21 +0000290 i82801dx_lpc_route_dma(dev, 0xff);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000291
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000292 /* Initialize ISA DMA. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000293 isa_dma_init();
294
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000295 /* Setup decode ports and LPC I/F enables. */
296 i82801dx_lpc_decode_en(dev);
Stefan Reinauer527aedc2010-03-17 22:08:51 +0000297
298 /* Initialize the High Precision Event Timers */
299 enable_hpet(dev);
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000300}
301
Stefan Reinauer138be832010-02-27 01:50:21 +0000302static void i82801dx_lpc_read_resources(device_t dev)
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000303{
Eric Biederman4f9265f2004-10-22 02:33:51 +0000304 struct resource *res;
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000305
Myles Watson29cc9ed2009-07-02 18:56:24 +0000306 /* Get the normal PCI resources of this device. */
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000307 pci_dev_read_resources(dev);
308
Myles Watson29cc9ed2009-07-02 18:56:24 +0000309 /* Add an extra subtractive resource for both memory and I/O. */
Eric Biederman4f9265f2004-10-22 02:33:51 +0000310 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000311 res->base = 0;
312 res->size = 0x1000;
313 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000314 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000315
316 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000317 res->base = 0xff800000;
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000318 res->size = 0x00800000; /* 8 MB for flash */
Myles Watson29cc9ed2009-07-02 18:56:24 +0000319 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000320 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000321
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000322 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000323 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000324 res->size = 0x00001000;
325 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Eric Biederman4f9265f2004-10-22 02:33:51 +0000326}
327
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000328static struct device_operations lpc_ops = {
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000329 .read_resources = i82801dx_lpc_read_resources,
330 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000331 .enable_resources = pci_dev_enable_resources,
Joseph Smith48f3e2b2010-03-17 03:37:18 +0000332 .init = lpc_init,
333 .scan_bus = scan_static_bus,
334 .enable = i82801dx_enable,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000335};
336
Stefan Reinauer8702ab52010-03-14 17:01:08 +0000337/* 82801DB/DBL */
338static const struct pci_driver lpc_driver_db __pci_driver = {
339 .ops = &lpc_ops,
340 .vendor = PCI_VENDOR_ID_INTEL,
341 .device = PCI_DEVICE_ID_INTEL_82801DB_LPC,
342};
343
344/* 82801DBM */
345static const struct pci_driver lpc_driver_dbm __pci_driver = {
346 .ops = &lpc_ops,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000347 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermanna29ec062007-11-04 03:21:37 +0000348 .device = PCI_DEVICE_ID_INTEL_82801DBM_LPC,
Ronald G. Minnich182615d2004-08-24 16:20:46 +0000349};