blob: e824ee49a674c5df3c2dc140131d8cd868ebb1af [file] [log] [blame]
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -05001config SOC_INTEL_BAYTRAIL
2 bool
3 help
4 Bay Trail M/D part support.
5
6if SOC_INTEL_BAYTRAIL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Aaron Durbinf5cfaa32016-07-13 23:20:07 -050010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070011 select ARCH_BOOTBLOCK_X86_32
Stefan Reinauer77b16552015-01-14 19:51:47 +010012 select ARCH_VERSTAGE_X86_32
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070013 select ARCH_ROMSTAGE_X86_32
14 select ARCH_RAMSTAGE_X86_32
Aaron Durbine8e118d2016-08-12 15:00:10 -050015 select BOOT_DEVICE_SUPPORTS_WRITES
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050016 select CACHE_MRC_SETTINGS
Aaron Durbin59d1d872014-01-14 17:34:10 -060017 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Kyösti Mälkki4851bf22014-12-27 12:57:06 +020018 select SUPPORT_CPU_UCODE_IN_CBFS
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070019 select HAVE_SMI_HANDLER
Patrick Rudolph45022ae2018-10-01 19:17:11 +020020 select SOUTHBRIDGE_INTEL_COMMON_RESET
Aaron Durbinf5ff8542016-05-05 10:38:03 -050021 select NO_FIXED_XIP_ROM_SIZE
Aaron Durbin302cbd62013-10-21 12:36:17 -050022 select PARALLEL_MP
Duncan Lauriec6313db2014-01-16 11:18:36 -080023 select PCIEXP_ASPM
24 select PCIEXP_COMMON_CLOCK
Isaac Christensend2044cc2014-10-01 13:37:36 -060025 select REG_SCRIPT
Aaron Durbin16246ea2016-08-05 21:23:37 -050026 select RTC
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070027 select SMM_TSEG
28 select SMP
29 select SPI_FLASH
30 select SSE2
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070031 select TSC_CONSTANT_RATE
Aaron Durbince7ecf92013-10-24 08:42:10 -050032 select TSC_MONOTONIC_TIMER
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070033 select TSC_SYNC_MFENCE
34 select UDELAY_TSC
Stefan Reinauer9616f3c2015-04-29 10:45:22 -070035 select SOC_INTEL_COMMON
Stefan Tauneref8b9572018-09-06 00:34:28 +020036 select INTEL_DESCRIPTOR_MODE_CAPABLE
Martin Roth3a543182015-09-28 15:27:24 -060037 select HAVE_SPI_CONSOLE_SUPPORT
Matt DeVillierbe33a672018-03-11 22:44:41 -050038 select INTEL_GMA_ACPI
39 select INTEL_GMA_SWSMISCI
Arthur Heymansd5d20d02018-11-29 14:16:49 +010040 select POSTCAR_STAGE
41 select POSTCAR_CONSOLE
Matt DeVilliere5a1a4c2017-01-19 21:13:02 -060042 select CPU_INTEL_COMMON
Arthur Heymansb1c57d12019-01-10 20:28:48 +010043 select CPU_HAS_L2_ENABLE_MSR
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050044
Julius Werner1210b412017-03-27 19:26:32 -070045config VBOOT
46 select VBOOT_STARTS_IN_ROMSTAGE
47
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050048config BOOTBLOCK_CPU_INIT
49 string
50 default "soc/intel/baytrail/bootblock/bootblock.c"
51
52config MMCONF_BASE_ADDRESS
53 hex
54 default 0xe0000000
55
56config MAX_CPUS
57 int
58 default 4
59
60config CPU_ADDR_BITS
61 int
62 default 36
63
64config SMM_TSEG_SIZE
65 hex
66 default 0x800000
67
68config SMM_RESERVED_SIZE
69 hex
70 default 0x100000
71
72config HAVE_MRC
Arthur Heymansabe62be2018-06-17 21:36:22 +020073 bool "Add a System Agent binary"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050074 help
Arthur Heymansabe62be2018-06-17 21:36:22 +020075 Select this option to add a System Agent binary to
76 the resulting coreboot image.
77
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050078 Note: Without this binary coreboot will not work
79
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050080config MRC_FILE
Arthur Heymansabe62be2018-06-17 21:36:22 +020081 string "Intel System Agent path and filename"
82 depends on HAVE_MRC
83 default "mrc.bin"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050084 help
85 The path and filename of the file to use as System Agent
Arthur Heymansabe62be2018-06-17 21:36:22 +020086 binary.
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050087
88config MRC_BIN_ADDRESS
89 hex
90 default 0xfffa0000
91
Shawn Nematbakhsh13d93412013-11-26 15:37:43 -080092config MRC_RMT
93 bool "Enable MRC RMT training + debug prints"
94 default n
95
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050096# Cache As RAM region layout:
97#
98# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE + DCACHE_RAM_MRC_VAR_SIZE
99# | MRC usage |
100# | |
101# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
Kyösti Mälkki2bad1e72016-07-26 14:03:31 +0300102# | Stack |
103# | | |
104# | v |
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500105# +-------------+
106# | ^ |
107# | | |
108# | CAR Globals |
109# +-------------+ DCACHE_RAM_BASE
110#
111# Note that the MRC binary is linked to assume the region marked as "MRC usage"
112# starts at DCACHE_RAM_BASE + DCACHE_RAM_SIZE. If those values change then
113# a new MRC binary needs to be produced with the updated start and size
114# information.
115
116config DCACHE_RAM_BASE
117 hex
Aaron Durbin89f52922014-03-19 11:48:33 -0500118 default 0xfe000000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500119
120config DCACHE_RAM_SIZE
121 hex
Aaron Durbin08a46132013-10-07 16:24:44 -0500122 default 0x8000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500123 help
124 The size of the cache-as-ram region required during bootblock
125 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
126 must add up to a power of 2.
127
128config DCACHE_RAM_MRC_VAR_SIZE
129 hex
Aaron Durbin08a46132013-10-07 16:24:44 -0500130 default 0x8000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500131 help
132 The amount of cache-as-ram region required by the reference code.
133
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500134config RESET_ON_INVALID_RAMSTAGE_CACHE
135 bool "Reset the system on S3 wake when ramstage cache invalid."
136 default n
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500137 help
138 The baytrail romstage code caches the loaded ramstage program
139 in SMM space. On S3 wake the romstage will copy over a fresh
140 ramstage that was cached in the SMM space. This option determines
141 the action to take when the ramstage cache is invalid. If selected
142 the system will reset otherwise the ramstage will be reloaded from
143 cbfs.
144
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500145config ENABLE_BUILTIN_COM1
146 bool "Enable builtin COM1 Serial Port"
147 default n
148 help
149 The PMC has a legacy COM1 serial port. Choose this option to
150 configure the pads and enable it. This serial port can be used for
151 the debug console.
152
Vladimir Serbinenkof1d6e7e2014-08-09 07:16:10 +0200153config HAVE_REFCODE_BLOB
154 depends on ARCH_X86
155 bool "An external reference code blob should be put into cbfs."
156 default n
157 help
158 The reference code blob will be placed into cbfs.
159
160if HAVE_REFCODE_BLOB
161
162config REFCODE_BLOB_FILE
163 string "Path and filename to reference code blob."
164 default "refcode.elf"
165 help
166 The path and filename to the file to be added to cbfs.
167
168endif # HAVE_REFCODE_BLOB
169
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500170endif