blob: 436099b4d6a5547e24615544461e83adf5284064 [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
Lee Leahy32471722015-04-20 15:20:28 -07005 * Copyright (C) 2015 Intel Corp.
Lee Leahy77ff0b12015-05-05 15:07:29 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahy77ff0b12015-05-05 15:07:29 -070015 */
16
17#include <arch/io.h>
18#include <cbmem.h>
19#include <console/console.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
23#include <reg_script.h>
24
25#include <soc/iomap.h>
26#include <soc/iosf.h>
27#include <soc/lpc.h>
28#include <soc/nvs.h>
29#include <soc/pattrs.h>
30#include <soc/pci_devs.h>
Lee Leahy32471722015-04-20 15:20:28 -070031#include <soc/pm.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070032#include <soc/ramstage.h>
33#include "chip.h"
34
35
Lee Leahy32471722015-04-20 15:20:28 -070036/*
37 * The LPE audio devices needs 1MiB of memory reserved aligned to a 512MiB
38 * address. Just take 1MiB @ 512MiB.
39 */
Lee Leahy77ff0b12015-05-05 15:07:29 -070040#define FIRMWARE_PHYS_BASE (512 << 20)
Matt DeVillier83ef07a2018-01-21 16:37:24 -060041#define FIRMWARE_PHYS_LENGTH (2 << 20)
Lee Leahy77ff0b12015-05-05 15:07:29 -070042#define FIRMWARE_PCI_REG_BASE 0xa8
43#define FIRMWARE_PCI_REG_LENGTH 0xac
44#define FIRMWARE_REG_BASE_C0 0x144000
45#define FIRMWARE_REG_LENGTH_C0 (FIRMWARE_REG_BASE_C0 + 4)
46
Lee Leahy1072e7d2017-03-16 17:35:32 -070047static void assign_device_nvs(device_t dev, u32 *field, unsigned int index)
Lee Leahy77ff0b12015-05-05 15:07:29 -070048{
49 struct resource *res;
50
51 res = find_resource(dev, index);
52 if (res)
53 *field = res->base;
54}
55
56static void lpe_enable_acpi_mode(device_t dev)
57{
58 static const struct reg_script ops[] = {
59 /* Disable PCI interrupt, enable Memory and Bus Master */
60 REG_PCI_OR32(PCI_COMMAND,
Lee Leahy32471722015-04-20 15:20:28 -070061 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
62 | PCI_COMMAND_INT_DISABLE),
Lee Leahy77ff0b12015-05-05 15:07:29 -070063 /* Enable ACPI mode */
64 REG_IOSF_OR(IOSF_PORT_0x58, LPE_PCICFGCTR1,
65 LPE_PCICFGCTR1_PCI_CFG_DIS |
66 LPE_PCICFGCTR1_ACPI_INT_EN),
67 REG_SCRIPT_END
68 };
69 global_nvs_t *gnvs;
70
71 /* Find ACPI NVS to update BARs */
Lee Leahy32471722015-04-20 15:20:28 -070072 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
Lee Leahy77ff0b12015-05-05 15:07:29 -070073 if (!gnvs) {
74 printk(BIOS_ERR, "Unable to locate Global NVS\n");
75 return;
76 }
77
78 /* Save BAR0, BAR1, and firmware base to ACPI NVS */
79 assign_device_nvs(dev, &gnvs->dev.lpe_bar0, PCI_BASE_ADDRESS_0);
Matt DeVillier5d6ab452018-01-17 19:39:52 -060080 assign_device_nvs(dev, &gnvs->dev.lpe_bar1, PCI_BASE_ADDRESS_2);
Lee Leahy77ff0b12015-05-05 15:07:29 -070081 assign_device_nvs(dev, &gnvs->dev.lpe_fw, FIRMWARE_PCI_REG_BASE);
82
83 /* Device is enabled in ACPI mode */
84 gnvs->dev.lpe_en = 1;
85
86 /* Put device in ACPI mode */
87 reg_script_run_on_dev(dev, ops);
88}
89
90static void setup_codec_clock(device_t dev)
91{
92 uint32_t reg;
93 u32 *clk_reg;
Lee Leahy32471722015-04-20 15:20:28 -070094 struct soc_intel_braswell_config *config;
Lee Leahy77ff0b12015-05-05 15:07:29 -070095 const char *freq_str;
96
97 config = dev->chip_info;
fdurairxaff502e2015-08-21 15:36:53 -070098 switch (config->lpe_codec_clk_src) {
99 case LPE_CLK_SRC_XTAL:
100 /* XTAL driven bit2=0 */
101 freq_str = "19.2MHz External Crystal";
102 reg = CLK_SRC_XTAL;
Lee Leahy77ff0b12015-05-05 15:07:29 -0700103 break;
fdurairxaff502e2015-08-21 15:36:53 -0700104 case LPE_CLK_SRC_PLL:
105 /* PLL driven bit2=1 */
106 freq_str = "19.2MHz PLL";
107 reg = CLK_SRC_PLL;
Lee Leahy77ff0b12015-05-05 15:07:29 -0700108 break;
109 default:
fdurairxaff502e2015-08-21 15:36:53 -0700110 reg = CLK_SRC_XTAL;
111 printk(BIOS_DEBUG, "LPE codec clock default to using Crystal\n");
Lee Leahy77ff0b12015-05-05 15:07:29 -0700112 return;
113 }
114
115 /* Default to always running. */
116 reg |= CLK_CTL_ON;
117
Lee Leahy77ff0b12015-05-05 15:07:29 -0700118
119 printk(BIOS_DEBUG, "LPE Audio codec clock set to %sMHz.\n", freq_str);
120
Lee Leahy32471722015-04-20 15:20:28 -0700121 clk_reg = (u32 *) (PMC_BASE_ADDRESS + PLT_CLK_CTL_0);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700122
123 write32(clk_reg, (read32(clk_reg) & ~0x7) | reg);
124}
125
126static void lpe_stash_firmware_info(device_t dev)
127{
128 struct resource *res;
129 struct resource *mmio;
Lee Leahy77ff0b12015-05-05 15:07:29 -0700130
131 res = find_resource(dev, FIRMWARE_PCI_REG_BASE);
132 if (res == NULL) {
133 printk(BIOS_DEBUG, "LPE Firmware memory not found.\n");
134 return;
135 }
Lee Leahy32471722015-04-20 15:20:28 -0700136 printk(BIOS_DEBUG, "LPE FW Resource: 0x%08x\n", (u32) res->base);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700137
138 /* Continue using old way of informing firmware address / size. */
139 pci_write_config32(dev, FIRMWARE_PCI_REG_BASE, res->base);
140 pci_write_config32(dev, FIRMWARE_PCI_REG_LENGTH, res->size);
141
Lee Leahy32471722015-04-20 15:20:28 -0700142 /* Also put the address in MMIO space like on C0 BTM */
143 mmio = find_resource(dev, PCI_BASE_ADDRESS_0);
Lee Leahyd94cff62017-03-16 17:49:42 -0700144 write32((void *)(uintptr_t)(mmio->base + FIRMWARE_REG_BASE_C0),
Lee Leahy32471722015-04-20 15:20:28 -0700145 res->base);
Lee Leahyd94cff62017-03-16 17:49:42 -0700146 write32((void *)(uintptr_t)(mmio->base + FIRMWARE_REG_LENGTH_C0),
Lee Leahy32471722015-04-20 15:20:28 -0700147 res->size);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700148}
149
Lee Leahy32471722015-04-20 15:20:28 -0700150
Lee Leahy77ff0b12015-05-05 15:07:29 -0700151static void lpe_init(device_t dev)
152{
Lee Leahy32471722015-04-20 15:20:28 -0700153 struct soc_intel_braswell_config *config = dev->chip_info;
154
155 printk(BIOS_SPEW, "%s/%s ( %s )\n",
156 __FILE__, __func__, dev_name(dev));
Lee Leahy77ff0b12015-05-05 15:07:29 -0700157
158 lpe_stash_firmware_info(dev);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700159 setup_codec_clock(dev);
160
161 if (config->lpe_acpi_mode)
162 lpe_enable_acpi_mode(dev);
163}
164
165static void lpe_read_resources(device_t dev)
166{
Matt DeVillier5d6ab452018-01-17 19:39:52 -0600167 struct resource *res;
Lee Leahy77ff0b12015-05-05 15:07:29 -0700168 pci_dev_read_resources(dev);
169
Matt DeVillier5d6ab452018-01-17 19:39:52 -0600170 /*
171 * Allocate the BAR1 resource at index 2 to fulfil the Windows driver
172 * interface requirements even though the PCI device has only one BAR
173 */
174 res = new_resource(dev, PCI_BASE_ADDRESS_2);
175 res->base = 0;
176 res->size = 0x1000;
177 res->limit = 0xffffffff;
178 res->gran = 12;
179 res->align = 12;
180 res->flags = IORESOURCE_MEM;
181
Lee Leahy77ff0b12015-05-05 15:07:29 -0700182 reserved_ram_resource(dev, FIRMWARE_PCI_REG_BASE,
183 FIRMWARE_PHYS_BASE >> 10,
184 FIRMWARE_PHYS_LENGTH >> 10);
185}
186
Matt DeVillier5d6ab452018-01-17 19:39:52 -0600187static void lpe_set_resources(device_t dev)
188{
189 struct resource *res;
190
191 res = find_resource(dev, PCI_BASE_ADDRESS_2);
192 if (res != NULL)
193 res->flags |= IORESOURCE_STORED;
194
195 pci_dev_set_resources(dev);
196}
197
Lee Leahy77ff0b12015-05-05 15:07:29 -0700198static const struct device_operations device_ops = {
199 .read_resources = lpe_read_resources,
Matt DeVillier5d6ab452018-01-17 19:39:52 -0600200 .set_resources = lpe_set_resources,
Lee Leahy77ff0b12015-05-05 15:07:29 -0700201 .enable_resources = pci_dev_enable_resources,
202 .init = lpe_init,
203 .enable = NULL,
204 .scan_bus = NULL,
205 .ops_pci = &soc_pci_ops,
206};
207
208static const struct pci_driver southcluster __pci_driver = {
209 .ops = &device_ops,
210 .vendor = PCI_VENDOR_ID_INTEL,
211 .device = LPE_DEVID,
212};