blob: 42536bb793ab9b17264ff845cf2b9f45c40bcfaf [file] [log] [blame]
Eric Lai50886822020-11-26 12:10:39 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -07003#include <acpi/acpigen.h>
Eric Lai5e053af2020-11-26 12:58:10 +08004#include <baseboard/variants.h>
Eric Lai50886822020-11-26 12:10:39 +08005#include <device/device.h>
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -07006#include <drivers/tpm/cr50.h>
7#include <drivers/wwan/fm/chip.h>
Eric Lai78b6a1b2020-11-27 14:11:59 +08008#include <ec/ec.h>
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +05309#include <soc/ramstage.h>
Wisley Chenb8461aa2021-08-25 18:13:59 +060010#include <fw_config.h>
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -070011#include <security/tpm/tss.h>
12#include <soc/gpio.h>
13#include <soc/ramstage.h>
Cliff Huang20ee22c2022-02-11 18:08:32 -080014
15WEAK_DEV_PTR(rp6_wwan);
Wisley Chenb8461aa2021-08-25 18:13:59 +060016
17static void add_fw_config_oem_string(const struct fw_config *config, void *arg)
18{
19 struct smbios_type11 *t;
20 char buffer[64];
21
22 t = (struct smbios_type11 *)arg;
23
24 snprintf(buffer, sizeof(buffer), "%s-%s", config->field_name, config->option_name);
25 t->count = smbios_add_string(t->eos, buffer);
26}
27
28static void mainboard_smbios_strings(struct device *dev, struct smbios_type11 *t)
29{
30 fw_config_for_each_found(add_fw_config_oem_string, t);
31}
Eric Lai50886822020-11-26 12:10:39 +080032
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +053033void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
34{
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -070035 int ret;
36
37 ret = tlcl_lib_init();
38 if (ret != VB2_SUCCESS) {
39 printk(BIOS_ERR, "tlcl_lib_init() failed: 0x%x\n", ret);
40 return;
41 }
42
43 if (cr50_is_long_interrupt_pulse_enabled()) {
44 printk(BIOS_INFO, "Enabling GPIO PM b/c CR50 has long IRQ pulse support\n");
45 config->gpio_override_pm = 0;
46 } else {
47 printk(BIOS_INFO, "Disabling GPIO PM b/c CR50 does not have long IRQ pulse "
48 "support\n");
49 config->gpio_override_pm = 1;
50 config->gpio_pm[COMM_0] = 0;
51 config->gpio_pm[COMM_1] = 0;
52 config->gpio_pm[COMM_2] = 0;
53 config->gpio_pm[COMM_3] = 0;
54 config->gpio_pm[COMM_4] = 0;
55 config->gpio_pm[COMM_5] = 0;
56 }
57
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +053058 variant_update_soc_chip_config(config);
59}
60
61__weak void variant_update_soc_chip_config(struct soc_intel_alderlake_config *config)
62{
63 /* default implementation does nothing */
64}
65
Eric Lai50886822020-11-26 12:10:39 +080066static void mainboard_init(void *chip_info)
67{
Tim Wawrzynczak5fed1592021-06-08 14:44:56 -060068 const struct pad_config *base_pads;
69 const struct pad_config *override_pads;
70 size_t base_num, override_num;
71
72 base_pads = variant_gpio_table(&base_num);
73 override_pads = variant_gpio_override_table(&override_num);
74 gpio_configure_pads_with_override(base_pads, base_num, override_pads, override_num);
Sumeet Pawnikar582829d2021-07-23 15:50:17 +053075
76 variant_devtree_update();
77}
78
79void __weak variant_devtree_update(void)
80{
81 /* Override dev tree settings per board */
Eric Lai50886822020-11-26 12:10:39 +080082}
83
Eric Lai78b6a1b2020-11-27 14:11:59 +080084static void mainboard_dev_init(struct device *dev)
85{
86 mainboard_ec_init();
87}
88
Cliff Huang20ee22c2022-02-11 18:08:32 -080089static void mainboard_generate_shutdown(const struct device *dev)
90{
91 const struct drivers_wwan_fm_config *config = config_of(dev);
92 const struct device *parent = dev->bus->dev;
93
94 if (!config)
95 return;
96 if (config->rtd3dev) {
97 acpigen_write_store();
98 acpigen_emit_namestring(acpi_device_path_join(parent, "RTD3._STA"));
99 acpigen_emit_byte(LOCAL0_OP);
100 acpigen_write_if_lequal_op_int(LOCAL0_OP, ONE_OP);
101 {
102 acpigen_emit_namestring(acpi_device_path_join(dev, "DPTS"));
103 acpigen_emit_byte(ARG0_OP);
104 }
105 acpigen_write_if_end();
106 } else {
107 acpigen_emit_namestring(acpi_device_path_join(dev, "DPTS"));
108 acpigen_emit_byte(ARG0_OP);
109 }
110}
111
112static void mainboard_fill_ssdt(const struct device *dev)
113{
114 const struct device *wwan = DEV_PTR(rp6_wwan);
115
116 if (wwan) {
117 acpigen_write_scope("\\_SB");
118 acpigen_write_method_serialized("MPTS", 1);
119 mainboard_generate_shutdown(wwan);
120 acpigen_write_method_end(); /* Method */
121 acpigen_write_scope_end(); /* Scope */
122 }
123 /* for variant to fill additional SSDT */
124 variant_fill_ssdt(dev);
125}
126
127void __weak variant_fill_ssdt(const struct device *dev)
128{
129 /* Add board-specific SSDT entries */
130}
131
Eric Lai50886822020-11-26 12:10:39 +0800132static void mainboard_enable(struct device *dev)
133{
Eric Lai78b6a1b2020-11-27 14:11:59 +0800134 dev->ops->init = mainboard_dev_init;
Wisley Chenb8461aa2021-08-25 18:13:59 +0600135 dev->ops->get_smbios_strings = mainboard_smbios_strings;
Cliff Huang20ee22c2022-02-11 18:08:32 -0800136 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Eric Lai50886822020-11-26 12:10:39 +0800137}
138
139struct chip_operations mainboard_ops = {
140 .init = mainboard_init,
141 .enable_dev = mainboard_enable,
142};