blob: 41861eee3e37038cc57db781891f194c546f3b7a [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: GPL-2.0-only
2
Ritul Gurud3dae3d2022-04-04 13:33:01 +05303config SOC_AMD_REMBRANDT_BASE
4 bool
Felix Held3c44c622022-01-10 20:57:29 +01005 select ACPI_SOC_NVS
Felix Held3c44c622022-01-10 20:57:29 +01006 select ARCH_X86
7 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -07008 select CACHE_MRC_SETTINGS
Felix Held3c44c622022-01-10 20:57:29 +01009 select DRIVERS_USB_ACPI
Felix Held3c44c622022-01-10 20:57:29 +010010 select DRIVERS_USB_PCI_XHCI
11 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
12 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
13 select FSP_COMPRESS_FSP_S_LZ4
14 select GENERIC_GPIO_LIB
15 select HAVE_ACPI_TABLES
16 select HAVE_CF9_RESET
17 select HAVE_EM100_SUPPORT
18 select HAVE_FSP_GOP
19 select HAVE_SMI_HANDLER
20 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060021 select NO_DDR4
22 select NO_DDR3
23 select NO_DDR2
24 select NO_LPDDR4
Felix Held3c44c622022-01-10 20:57:29 +010025 select PARALLEL_MP_AP_WORK
26 select PLATFORM_USES_FSP2_0
27 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanianef129762022-12-22 13:07:28 -070028 select PSP_INCLUDES_HSP
Karthikeyan Ramasubramanian8ebb04c2022-07-14 17:29:06 -060029 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
Karthikeyan Ramasubramanianb2af2e32022-08-04 14:16:38 -060030 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +010031 select RESET_VECTOR_IN_RAM
32 select RTC
33 select SOC_AMD_COMMON
Fred Reitberger81d3cde2022-02-10 09:31:26 -050034 select SOC_AMD_COMMON_BLOCK_ACP_GEN2
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050035 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held70f32bb2022-02-04 16:23:47 +010036 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Tim Van Patten92443582022-08-23 16:06:33 -060037 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held665476d2022-08-03 22:18:18 +020038 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Helde23c4252023-03-07 00:03:46 +010039 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Felix Heldaf803a62022-06-22 18:22:16 +020040 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050041 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held716ccb72022-02-03 18:27:29 +010042 select SOC_AMD_COMMON_BLOCK_AOAC
Fred Reitberger8b570bd2022-09-06 12:19:38 -040043 select SOC_AMD_COMMON_BLOCK_APOB
44 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010046 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Held75739d32022-02-03 18:44:27 +010047 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Heldc64f37d2022-02-12 17:30:59 +010048 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050049 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Heldc64f37d2022-02-12 17:30:59 +010050 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Raul E Rangel5a5de332022-04-25 13:33:50 -060051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE
Felix Held8e4742d2022-02-03 15:15:37 +010052 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held3bdbdb72022-02-02 22:55:34 +010053 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL
Felix Held0eef54b2022-02-04 19:28:51 +010054 select SOC_AMD_COMMON_BLOCK_IOMMU
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050055 select SOC_AMD_COMMON_BLOCK_LPC
Karthikeyan Ramasubramanian5d5f6822022-12-05 17:08:08 -070056 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held901481f2022-06-22 15:38:44 +020057 select SOC_AMD_COMMON_BLOCK_MCAX
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050058 select SOC_AMD_COMMON_BLOCK_NONCAR
59 select SOC_AMD_COMMON_BLOCK_PCI
Felix Heldceefc742022-02-07 15:27:27 +010060 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050061 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Ziebab3b27f72022-10-03 14:50:55 -060062 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050063 select SOC_AMD_COMMON_BLOCK_PM
64 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
65 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070066 select SOC_AMD_COMMON_BLOCK_RESET
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050067 select SOC_AMD_COMMON_BLOCK_SMBUS
68 select SOC_AMD_COMMON_BLOCK_SMI
69 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held6f9e4ab2022-02-03 18:34:23 +010070 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held7a2c1c72023-01-12 23:11:22 +010071 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050072 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth300338f2022-10-14 14:55:25 -060073 select SOC_AMD_COMMON_BLOCK_STB
Felix Held23a398e2023-03-23 23:44:03 +010074 select SOC_AMD_COMMON_BLOCK_SVI3
Felix Held60df7ca2023-03-24 20:33:15 +010075 select SOC_AMD_COMMON_BLOCK_TSC
Felix Heldb0789ed2022-02-04 22:36:32 +010076 select SOC_AMD_COMMON_BLOCK_UART
Felix Heldd9bb9fc2022-06-22 15:35:35 +020077 select SOC_AMD_COMMON_BLOCK_UCODE
Robert Zieba3b28aef2022-09-15 15:25:55 -060078 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Held665476d2022-08-03 22:18:18 +020079 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Fred Reitbergerb77f9a32023-01-06 10:46:23 -050080 select SOC_AMD_COMMON_FSP_DMI_TABLES
81 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger41c7e312023-01-11 15:11:08 -050082 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Held3c44c622022-01-10 20:57:29 +010083 select SSE2
84 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060085 select USE_DDR5
Subrata Banik34f26b22022-02-10 12:38:02 +053086 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
87 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
88 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Felix Held3c44c622022-01-10 20:57:29 +010089 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Matt DeVillier65a44452023-02-16 09:57:40 -060090 select VBOOT_MUST_REQUEST_DISPLAY if VBOOT
Karthikeyan Ramasubramanian06d5b8b2022-10-27 22:50:07 -060091 select VBOOT_X86_SHA256_ACCELERATION if VBOOT
Felix Held3c44c622022-01-10 20:57:29 +010092 select X86_AMD_FIXED_MTRRS
93 select X86_INIT_NEED_1_SIPI
94
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010095config SOC_AMD_MENDOCINO
96 bool
97 select SOC_AMD_REMBRANDT_BASE
98 help
99 AMD Mendocino support
100
101config SOC_AMD_REMBRANDT
102 bool
103 select SOC_AMD_REMBRANDT_BASE
104 help
105 AMD Rembrandt support
106
107
108if SOC_AMD_REMBRANDT_BASE
109
Felix Held3c44c622022-01-10 20:57:29 +0100110config CHIPSET_DEVICETREE
111 string
Jon Murphy4f732422022-08-05 15:43:44 -0600112 default "soc/amd/mendocino/chipset_mendocino.cb" if SOC_AMD_MENDOCINO
113 default "soc/amd/mendocino/chipset_rembrandt.cb"
Felix Held3c44c622022-01-10 20:57:29 +0100114
115config EARLY_RESERVED_DRAM_BASE
116 hex
117 default 0x2000000
118 help
119 This variable defines the base address of the DRAM which is reserved
120 for usage by coreboot in early stages (i.e. before ramstage is up).
121 This memory gets reserved in BIOS tables to ensure that the OS does
122 not use it, thus preventing corruption of OS memory in case of S3
123 resume.
124
125config EARLYRAM_BSP_STACK_SIZE
126 hex
127 default 0x1000
128
129config PSP_APOB_DRAM_ADDRESS
130 hex
131 default 0x2001000
132 help
133 Location in DRAM where the PSP will copy the AGESA PSP Output
134 Block.
135
Fred Reitberger475e2822022-07-14 11:06:30 -0400136config PSP_APOB_DRAM_SIZE
137 hex
Fred Reitbergerfdb07582022-07-15 08:05:56 -0400138 default 0x1E000
Fred Reitberger475e2822022-07-14 11:06:30 -0400139
Felix Held3c44c622022-01-10 20:57:29 +0100140config PSP_SHAREDMEM_BASE
141 hex
Fred Reitbergerfdb07582022-07-15 08:05:56 -0400142 default 0x201F000 if VBOOT
Felix Held3c44c622022-01-10 20:57:29 +0100143 default 0x0
144 help
145 This variable defines the base address in DRAM memory where PSP copies
146 the vboot workbuf. This is used in the linker script to have a static
147 allocation for the buffer as well as for adding relevant entries in
148 the BIOS directory table for the PSP.
149
150config PSP_SHAREDMEM_SIZE
151 hex
152 default 0x8000 if VBOOT
153 default 0x0
154 help
155 Sets the maximum size for the PSP to pass the vboot workbuf and
156 any logs or timestamps back to coreboot. This will be copied
157 into main memory by the PSP and will be available when the x86 is
158 started. The workbuf's base depends on the address of the reset
159 vector.
160
Felix Held55614682022-01-25 04:31:15 +0100161config PRE_X86_CBMEM_CONSOLE_SIZE
162 hex
Karthikeyan Ramasubramanian4763a5a42022-11-17 23:07:28 -0700163 default 0x1000
Felix Held55614682022-01-25 04:31:15 +0100164 help
165 Size of the CBMEM console used in PSP verstage.
166
Felix Held3c44c622022-01-10 20:57:29 +0100167config PRERAM_CBMEM_CONSOLE_SIZE
168 hex
169 default 0x1600
170 help
171 Increase this value if preram cbmem console is getting truncated
172
173config CBFS_MCACHE_SIZE
174 hex
Karthikeyan Ramasubramanian4763a5a42022-11-17 23:07:28 -0700175 default 0x3800 if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +0100176
177config C_ENV_BOOTBLOCK_SIZE
178 hex
179 default 0x10000
180 help
181 Sets the size of the bootblock stage that should be loaded in DRAM.
182 This variable controls the DRAM allocation size in linker script
183 for bootblock stage.
184
185config ROMSTAGE_ADDR
186 hex
187 default 0x2040000
188 help
189 Sets the address in DRAM where romstage should be loaded.
190
191config ROMSTAGE_SIZE
192 hex
193 default 0x80000
194 help
195 Sets the size of DRAM allocation for romstage in linker script.
196
197config FSP_M_ADDR
198 hex
199 default 0x20C0000
200 help
201 Sets the address in DRAM where FSP-M should be loaded. cbfstool
202 performs relocation of FSP-M to this address.
203
204config FSP_M_SIZE
205 hex
206 default 0xC0000
207 help
208 Sets the size of DRAM allocation for FSP-M in linker script.
209
210config FSP_TEMP_RAM_SIZE
211 hex
212 default 0x40000
213 help
214 The amount of coreboot-allocated heap and stack usage by the FSP.
215
216config VERSTAGE_ADDR
217 hex
218 depends on VBOOT_SEPARATE_VERSTAGE
219 default 0x2180000
220 help
221 Sets the address in DRAM where verstage should be loaded if running
222 as a separate stage on x86.
223
224config VERSTAGE_SIZE
225 hex
226 depends on VBOOT_SEPARATE_VERSTAGE
227 default 0x80000
228 help
229 Sets the size of DRAM allocation for verstage in linker script if
230 running as a separate stage on x86.
231
232config ASYNC_FILE_LOADING
233 bool "Loads files from SPI asynchronously"
234 select COOP_MULTITASKING
235 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
236 select CBFS_PRELOAD
237 help
238 When enabled, the platform will use the LPC SPI DMA controller to
239 asynchronously load contents from the SPI ROM. This will improve
240 boot time because the CPUs can be performing useful work while the
241 SPI contents are being preloaded.
242
243config CBFS_CACHE_SIZE
244 hex
Karthikeyan Ramasubramaniane4fd7dc2023-04-10 17:46:41 -0600245 default 0x40000 if CBFS_PRELOAD || SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held3c44c622022-01-10 20:57:29 +0100246
Felix Held3c44c622022-01-10 20:57:29 +0100247config RO_REGION_ONLY
248 string
249 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
250 default "apu/amdfw"
251
252config ECAM_MMCONF_BASE_ADDRESS
253 default 0xF8000000
254
255config ECAM_MMCONF_BUS_NUMBER
256 default 64
257
258config MAX_CPUS
259 int
Jon Murphy4f732422022-08-05 15:43:44 -0600260 default 8 if SOC_AMD_MENDOCINO
Ritul Gurud3dae3d2022-04-04 13:33:01 +0530261 default 16
Felix Held3c44c622022-01-10 20:57:29 +0100262 help
263 Maximum number of threads the platform can have.
264
Felix Helde68ddc72023-02-14 23:02:09 +0100265config VGA_BIOS_ID
266 string
267 default "1002,1506" if SOC_AMD_MENDOCINO
268 help
269 The default VGA BIOS PCI vendor/device ID of the GPU and VBIOS.
270
271config VGA_BIOS_FILE
272 string
273 default "3rdparty/amd_blobs/mendocino/MdnGenericVbios.bin" if SOC_AMD_MENDOCINO
274
Felix Held3c44c622022-01-10 20:57:29 +0100275config CONSOLE_UART_BASE_ADDRESS
276 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
277 hex
278 default 0xfedc9000 if UART_FOR_CONSOLE = 0
279 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldb1fe9de2022-01-12 23:18:54 +0100280 default 0xfedce000 if UART_FOR_CONSOLE = 2
281 default 0xfedcf000 if UART_FOR_CONSOLE = 3
282 default 0xfedd1000 if UART_FOR_CONSOLE = 4
Felix Held3c44c622022-01-10 20:57:29 +0100283
284config SMM_TSEG_SIZE
285 hex
286 default 0x800000 if HAVE_SMI_HANDLER
287 default 0x0
288
289config SMM_RESERVED_SIZE
290 hex
291 default 0x180000
292
293config SMM_MODULE_STACK_SIZE
294 hex
295 default 0x800
296
297config ACPI_BERT
298 bool "Build ACPI BERT Table"
299 default y
300 depends on HAVE_ACPI_TABLES
301 help
302 Report Machine Check errors identified in POST to the OS in an
303 ACPI Boot Error Record Table.
304
305config ACPI_BERT_SIZE
306 hex
307 default 0x4000 if ACPI_BERT
308 default 0x0
309 help
310 Specify the amount of DRAM reserved for gathering the data used to
311 generate the ACPI table.
312
313config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
314 int
315 default 150
316
317config DISABLE_SPI_FLASH_ROM_SHARING
318 def_bool n
319 help
320 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
321 which indicates a board level ROM transaction request. This
322 removes arbitration with board and assumes the chipset controls
323 the SPI flash bus entirely.
324
325config DISABLE_KEYBOARD_RESET_PIN
326 bool
327 help
Martin Roth9ceac742023-02-08 14:26:02 -0700328 Instruct the SoC to not to reset based on the state of GPIO_21, KBDRST_L.
Felix Held3c44c622022-01-10 20:57:29 +0100329
Chris.Wang9ac09842022-12-13 14:31:38 +0800330config FEATURE_DYNAMIC_DPTC
331 bool
332 depends on SOC_AMD_COMMON_BLOCK_ACPI_DPTC
333 help
334 Selected by mainboards that implement support for ALIB
335 to enable dynamic DPTC.
336
337config FEATURE_TABLET_MODE_DPTC
338 bool
339 depends on SOC_AMD_COMMON_BLOCK_ACPI_DPTC
340 help
341 Selected by mainboards that implement support for ALIB to
342 switch default and tablet mode.
343
Felix Held3c44c622022-01-10 20:57:29 +0100344menu "PSP Configuration Options"
345
346config AMD_FWM_POSITION_INDEX
347 int "Firmware Directory Table location (0 to 5)"
348 range 0 5
349 default 0 if BOARD_ROMSIZE_KB_512
350 default 1 if BOARD_ROMSIZE_KB_1024
351 default 2 if BOARD_ROMSIZE_KB_2048
352 default 3 if BOARD_ROMSIZE_KB_4096
353 default 4 if BOARD_ROMSIZE_KB_8192
354 default 5 if BOARD_ROMSIZE_KB_16384
355 help
356 Typically this is calculated by the ROM size, but there may
357 be situations where you want to put the firmware directory
358 table in a different location.
359 0: 512 KB - 0xFFFA0000
360 1: 1 MB - 0xFFF20000
361 2: 2 MB - 0xFFE20000
362 3: 4 MB - 0xFFC20000
363 4: 8 MB - 0xFF820000
364 5: 16 MB - 0xFF020000
365
366comment "AMD Firmware Directory Table set to location for 512KB ROM"
367 depends on AMD_FWM_POSITION_INDEX = 0
368comment "AMD Firmware Directory Table set to location for 1MB ROM"
369 depends on AMD_FWM_POSITION_INDEX = 1
370comment "AMD Firmware Directory Table set to location for 2MB ROM"
371 depends on AMD_FWM_POSITION_INDEX = 2
372comment "AMD Firmware Directory Table set to location for 4MB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 3
374comment "AMD Firmware Directory Table set to location for 8MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 4
376comment "AMD Firmware Directory Table set to location for 16MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 5
378
379config AMDFW_CONFIG_FILE
Karthikeyan Ramasubramanian9cb0a052022-03-21 17:49:11 -0600380 string "AMD PSP Firmware config file"
Jon Murphy4f732422022-08-05 15:43:44 -0600381 default "src/soc/amd/mendocino/fw.cfg"
Karthikeyan Ramasubramanian9cb0a052022-03-21 17:49:11 -0600382 help
383 Specify the path/location of AMD PSP Firmware config file.
Felix Held3c44c622022-01-10 20:57:29 +0100384
385config PSP_DISABLE_POSTCODES
386 bool "Disable PSP post codes"
387 help
388 Disables the output of port80 post codes from PSP.
389
390config PSP_POSTCODES_ON_ESPI
391 bool "Use eSPI bus for PSP post codes"
392 default y
393 depends on !PSP_DISABLE_POSTCODES
394 help
395 Select to send PSP port80 post codes on eSPI bus.
396 If not selected, PSP port80 codes will be sent on LPC bus.
397
398config PSP_LOAD_MP2_FW
399 bool
400 default n
401 help
402 Include the MP2 firmwares and configuration into the PSP build.
403
404 If unsure, answer 'n'
405
406config PSP_UNLOCK_SECURE_DEBUG
407 bool "Unlock secure debug"
408 default y
409 help
410 Select this item to enable secure debug options in PSP.
411
412config HAVE_PSP_WHITELIST_FILE
413 bool "Include a debug whitelist file in PSP build"
414 default n
415 help
416 Support secured unlock prior to reset using a whitelisted
417 serial number. This feature requires a signed whitelist image
418 and bootloader from AMD.
419
420 If unsure, answer 'n'
421
422config PSP_WHITELIST_FILE
423 string "Debug whitelist file path"
424 depends on HAVE_PSP_WHITELIST_FILE
Marshall Dawson84fef892022-08-05 12:13:49 -0600425 default "site-local/3rdparty/amd_blobs/mendocino/PSP/wtl-mdn.sbin"
Felix Held3c44c622022-01-10 20:57:29 +0100426
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600427config HAVE_SPL_FILE
428 bool "Have a mainboard specific SPL table file"
429 default n
430 help
431 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
432 is required to support PSP FW anti-rollback and needs to be created by AMD.
433 The default SPL file applies to all boards that use the concerned SoC and
434 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
435 can be applied through SPL_TABLE_FILE config.
436
437 If unsure, answer 'n'
438
439config SPL_TABLE_FILE
440 string "SPL table file"
441 depends on HAVE_SPL_FILE
Marshall Dawson26d7d732022-08-05 12:44:03 -0600442 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MDN.sbin"
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600443
Felix Held40a38cc2022-09-12 16:18:45 +0200444config HAVE_SPL_RW_AB_FILE
445 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
446 default n
447 depends on HAVE_SPL_FILE
448 depends on VBOOT_SLOTS_RW_AB
449 help
450 Have separate mainboard-specific Security Patch Level (SPL) table
451 file for the RW A/B FMAP partitions. See the help text of
452 HAVE_SPL_FILE for a more detailed description.
453
454config SPL_RW_AB_TABLE_FILE
455 string "Separate SPL table file for RW A/B partitions"
456 depends on HAVE_SPL_RW_AB_FILE
457 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MDN.sbin"
458
Felix Held3c44c622022-01-10 20:57:29 +0100459config PSP_SOFTFUSE_BITS
460 string "PSP Soft Fuse bits to enable"
Felix Helded694502022-06-22 15:09:23 +0200461 default "34 28 6"
Felix Held3c44c622022-01-10 20:57:29 +0100462 help
463 Space separated list of Soft Fuse bits to enable.
464 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
465 Bit 7: Disable PSP postcodes on Renoir and newer chips only
466 (Set by PSP_DISABLE_PORT80)
Felix Heldc3579002022-03-23 22:15:56 +0100467 Bit 15: PSP debug output destination:
468 0=SoC MMIO UART, 1=IO port 0x3F8
Felix Held3c44c622022-01-10 20:57:29 +0100469 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
470
471 See #55758 (NDA) for additional bit definitions.
472
473config PSP_VERSTAGE_FILE
474 string "Specify the PSP_verstage file path"
475 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
476 default "\$(obj)/psp_verstage.bin"
477 help
478 Add psp_verstage file to the build & PSP Directory Table
479
480config PSP_VERSTAGE_SIGNING_TOKEN
481 string "Specify the PSP_verstage Signature Token file path"
482 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
483 default ""
484 help
485 Add psp_verstage signature token to the build & PSP Directory Table
486
487endmenu
488
489config VBOOT
490 select VBOOT_VBNV_CMOS
491 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
492
493config VBOOT_STARTS_BEFORE_BOOTBLOCK
494 def_bool n
495 depends on VBOOT
496 select ARCH_VERSTAGE_ARMV7
497 help
498 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600499 certain ChromeOS branded parts from AMD.
Felix Held3c44c622022-01-10 20:57:29 +0100500
501config VBOOT_HASH_BLOCK_SIZE
502 hex
503 default 0x9000
504 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
505 help
506 Because the bulk of the time in psp_verstage to hash the RO cbfs is
507 spent in the overhead of doing svc calls, increasing the hash block
508 size significantly cuts the verstage hashing time as seen below.
509
510 4k takes 180ms
511 16k takes 44ms
512 32k takes 33.7ms
513 36k takes 32.5ms
514 There's actually still room for an even bigger stack, but we've
515 reached a point of diminishing returns.
516
517config CMOS_RECOVERY_BYTE
518 hex
519 default 0x51
520 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
521 help
522 If the workbuf is not passed from the PSP to coreboot, set the
523 recovery flag and reboot. The PSP will read this byte, mark the
524 recovery request in VBNV, and reset the system into recovery mode.
525
526 This is the byte before the default first byte used by VBNV
527 (0x26 + 0x0E - 1)
528
Matt DeVillierf9fea862022-10-04 16:41:28 -0500529if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Held3c44c622022-01-10 20:57:29 +0100530
531config RWA_REGION_ONLY
532 string
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700533 default "apu/amdfw_a apu/amdfw_a_body"
Felix Held3c44c622022-01-10 20:57:29 +0100534 help
535 Add a space-delimited list of filenames that should only be in the
536 RW-A section.
537
Matt DeVillierf9fea862022-10-04 16:41:28 -0500538endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
539
540if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
541
Felix Held3c44c622022-01-10 20:57:29 +0100542config RWB_REGION_ONLY
543 string
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700544 default "apu/amdfw_b apu/amdfw_b_body"
Felix Held3c44c622022-01-10 20:57:29 +0100545 help
546 Add a space-delimited list of filenames that should only be in the
547 RW-B section.
548
549endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
550
Ritul Gurud3dae3d2022-04-04 13:33:01 +0530551endif # SOC_AMD_REMBRANDT_BASE