blob: 625db746ad4ec6d5b57201588373c17ea251d92c [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07002
3#include <device/device.h>
4#include <device/pci.h>
5#include <device/pci_ids.h>
6#include <intelblocks/lpc_lib.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07007#include <soc/pm.h>
8
Subrata Banik88852062018-01-10 10:51:50 +05309/* SoC overrides */
10
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070011/* Common weak definition, needs to be implemented in each soc LPC driver. */
Aaron Durbin64031672018-04-21 14:45:32 -060012__weak void lpc_soc_init(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070013{
Subrata Banik88852062018-01-10 10:51:50 +053014 /* no-op */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070015}
16
Subrata Banik88852062018-01-10 10:51:50 +053017/* Fill up LPC IO resource structure inside SoC directory */
Aaron Durbin64031672018-04-21 14:45:32 -060018__weak void pch_lpc_soc_fill_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053019{
20 /* no-op */
21}
22
23void pch_lpc_add_new_resource(struct device *dev, uint8_t offset,
24 uintptr_t base, size_t size, unsigned long flags)
25{
26 struct resource *res;
27 res = new_resource(dev, offset);
28 res->base = base;
29 res->size = size;
30 res->flags = flags;
31}
32
Elyes HAOUAS4a131262018-09-16 17:35:48 +020033static void pch_lpc_add_io_resources(struct device *dev)
Subrata Banik88852062018-01-10 10:51:50 +053034{
35 /* Add the default claimed legacy IO range for the LPC device. */
36 pch_lpc_add_new_resource(dev, 0, 0, 0x1000, IORESOURCE_IO |
37 IORESOURCE_ASSIGNED | IORESOURCE_FIXED);
38
39 /* SoC IO resource overrides */
40 pch_lpc_soc_fill_io_resources(dev);
41}
42
Elyes HAOUAS4a131262018-09-16 17:35:48 +020043static void pch_lpc_read_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070044{
45 /* Get the PCI resources of this device. */
46 pci_dev_read_resources(dev);
47
48 /* Add IO resources to LPC. */
Subrata Banik88852062018-01-10 10:51:50 +053049 pch_lpc_add_io_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070050}
51
Subrata Banik88852062018-01-10 10:51:50 +053052static void pch_lpc_set_child_resources(struct device *dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070053
Subrata Banik88852062018-01-10 10:51:50 +053054static void pch_lpc_loop_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070055{
56 struct resource *res;
57
58 for (res = dev->resource_list; res; res = res->next) {
59 if (res->flags & IORESOURCE_IO)
60 lpc_open_pmio_window(res->base, res->size);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070061 }
Subrata Banik88852062018-01-10 10:51:50 +053062 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070063}
64
65/*
66 * Loop through all the child devices' resources, and open up windows to the
67 * LPC bus, as appropriate.
68 */
Subrata Banik88852062018-01-10 10:51:50 +053069static void pch_lpc_set_child_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070070{
71 struct bus *link;
72 struct device *child;
73
74 for (link = dev->link_list; link; link = link->next) {
75 for (child = link->children; child; child = child->sibling)
Subrata Banik88852062018-01-10 10:51:50 +053076 pch_lpc_loop_resources(child);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070077 }
78}
79
Elyes HAOUAS4a131262018-09-16 17:35:48 +020080static void pch_lpc_set_resources(struct device *dev)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070081{
82 pci_dev_set_resources(dev);
83
84 /* Now open up windows to devices which have declared resources. */
Subrata Banik88852062018-01-10 10:51:50 +053085 pch_lpc_set_child_resources(dev);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070086}
87
Jonathan Zhangdb202ba2020-09-21 17:09:50 -070088#if CONFIG(HAVE_ACPI_TABLES)
89static const char *lpc_acpi_name(const struct device *dev)
90{
91 return "LPCB";
92}
93#endif
94
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070095static struct device_operations device_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +020096 .read_resources = pch_lpc_read_resources,
97 .set_resources = pch_lpc_set_resources,
98 .enable_resources = pci_dev_enable_resources,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -070099#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200100 .write_acpi_tables = southbridge_write_acpi_tables,
Jonathan Zhangdb202ba2020-09-21 17:09:50 -0700101 .acpi_name = lpc_acpi_name,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700102#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200103 .init = lpc_soc_init,
104 .scan_bus = scan_static_bus,
105 .ops_pci = &pci_dev_ops_pci,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700106};
107
108static const unsigned short pci_device_ids[] = {
Wonkyu Kim9f401072020-11-13 15:16:32 -0800109 PCI_DID_INTEL_MTL_ESPI_0,
110 PCI_DID_INTEL_MTL_ESPI_1,
111 PCI_DID_INTEL_MTL_ESPI_2,
112 PCI_DID_INTEL_MTL_ESPI_3,
113 PCI_DID_INTEL_MTL_ESPI_4,
114 PCI_DID_INTEL_MTL_ESPI_5,
115 PCI_DID_INTEL_MTL_ESPI_6,
116 PCI_DID_INTEL_MTL_ESPI_7,
Felix Singer43b7f412022-03-07 04:34:52 +0100117 PCI_DID_INTEL_SPT_LP_SAMPLE,
118 PCI_DID_INTEL_SPT_LP_U_BASE,
119 PCI_DID_INTEL_SPT_LP_U_PREMIUM,
120 PCI_DID_INTEL_SPT_LP_Y_PREMIUM,
121 PCI_DID_INTEL_SPT_H_H110,
122 PCI_DID_INTEL_SPT_H_H170,
123 PCI_DID_INTEL_SPT_H_Z170,
124 PCI_DID_INTEL_SPT_H_Q170,
125 PCI_DID_INTEL_SPT_H_Q150,
126 PCI_DID_INTEL_SPT_H_B150,
127 PCI_DID_INTEL_SPT_H_C236,
128 PCI_DID_INTEL_SPT_H_C232,
129 PCI_DID_INTEL_SPT_H_QM170,
130 PCI_DID_INTEL_SPT_H_HM170,
131 PCI_DID_INTEL_SPT_H_CM236,
132 PCI_DID_INTEL_SPT_H_HM175,
133 PCI_DID_INTEL_SPT_H_QM175,
134 PCI_DID_INTEL_SPT_H_CM238,
135 PCI_DID_INTEL_LWB_C621,
136 PCI_DID_INTEL_LWB_C622,
137 PCI_DID_INTEL_LWB_C624,
138 PCI_DID_INTEL_LWB_C625,
139 PCI_DID_INTEL_LWB_C626,
140 PCI_DID_INTEL_LWB_C627,
141 PCI_DID_INTEL_LWB_C628,
142 PCI_DID_INTEL_LWB_C629,
143 PCI_DID_INTEL_LWB_C621A,
144 PCI_DID_INTEL_LWB_C627A,
145 PCI_DID_INTEL_LWB_C629A,
146 PCI_DID_INTEL_LWB_C624_SUPER,
147 PCI_DID_INTEL_LWB_C627_SUPER_1,
148 PCI_DID_INTEL_LWB_C621_SUPER,
149 PCI_DID_INTEL_LWB_C627_SUPER_2,
150 PCI_DID_INTEL_LWB_C628_SUPER,
151 PCI_DID_INTEL_LWB_C621A_SUPER,
152 PCI_DID_INTEL_LWB_C627A_SUPER,
153 PCI_DID_INTEL_LWB_C629A_SUPER,
154 PCI_DID_INTEL_EMB_SUPER,
155 PCI_DID_INTEL_UPT_H_Q270,
156 PCI_DID_INTEL_UPT_H_H270,
157 PCI_DID_INTEL_UPT_H_Z270,
158 PCI_DID_INTEL_UPT_H_Q250,
159 PCI_DID_INTEL_UPT_H_B250,
160 PCI_DID_INTEL_UPT_H_Z370,
161 PCI_DID_INTEL_UPT_H_H310C,
162 PCI_DID_INTEL_UPT_H_B365,
163 PCI_DID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
164 PCI_DID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
165 PCI_DID_INTEL_SPT_LP_U_BASE_HDCP22,
166 PCI_DID_INTEL_UPT_LP_SUPER_SKU,
167 PCI_DID_INTEL_UPT_LP_U_BASE,
168 PCI_DID_INTEL_UPT_LP_U_PREMIUM,
169 PCI_DID_INTEL_UPT_LP_Y_PREMIUM,
170 PCI_DID_INTEL_APL_LPC,
171 PCI_DID_INTEL_GLK_LPC,
172 PCI_DID_INTEL_GLK_ESPI,
173 PCI_DID_INTEL_CNL_BASE_U_LPC,
174 PCI_DID_INTEL_CNL_U_PREMIUM_LPC,
175 PCI_DID_INTEL_CNL_Y_PREMIUM_LPC,
176 PCI_DID_INTEL_CNP_H_LPC_H310,
177 PCI_DID_INTEL_CNP_H_LPC_H370,
178 PCI_DID_INTEL_CNP_H_LPC_Z390,
179 PCI_DID_INTEL_CNP_H_LPC_Q370,
180 PCI_DID_INTEL_CNP_H_LPC_B360,
181 PCI_DID_INTEL_CNP_H_LPC_C246,
182 PCI_DID_INTEL_CNP_H_LPC_C242,
183 PCI_DID_INTEL_CNP_H_LPC_QM370,
184 PCI_DID_INTEL_CNP_H_LPC_HM370,
185 PCI_DID_INTEL_CNP_H_LPC_CM246,
186 PCI_DID_INTEL_ICL_BASE_U_ESPI,
187 PCI_DID_INTEL_ICL_BASE_Y_ESPI,
188 PCI_DID_INTEL_ICL_U_PREMIUM_ESPI,
189 PCI_DID_INTEL_ICL_U_SUPER_U_ESPI,
190 PCI_DID_INTEL_ICL_U_SUPER_U_ESPI_REV0,
191 PCI_DID_INTEL_ICL_SUPER_Y_ESPI,
192 PCI_DID_INTEL_ICL_Y_PREMIUM_ESPI,
193 PCI_DID_INTEL_CMP_SUPER_U_LPC,
194 PCI_DID_INTEL_CMP_PREMIUM_Y_LPC,
195 PCI_DID_INTEL_CMP_PREMIUM_U_LPC,
196 PCI_DID_INTEL_CMP_BASE_U_LPC,
197 PCI_DID_INTEL_CMP_SUPER_Y_LPC,
198 PCI_DID_INTEL_CMP_H_LPC_HM470,
199 PCI_DID_INTEL_CMP_H_LPC_WM490,
200 PCI_DID_INTEL_CMP_H_LPC_QM480,
201 PCI_DID_INTEL_CMP_H_LPC_W480,
202 PCI_DID_INTEL_CMP_H_LPC_H470,
203 PCI_DID_INTEL_CMP_H_LPC_Z490,
204 PCI_DID_INTEL_CMP_H_LPC_Q470,
205 PCI_DID_INTEL_TGP_ESPI_0,
206 PCI_DID_INTEL_TGP_SUPER_U_ESPI,
207 PCI_DID_INTEL_TGP_PREMIUM_U_ESPI,
208 PCI_DID_INTEL_TGP_BASE_U_ESPI,
209 PCI_DID_INTEL_TGP_ESPI_1,
210 PCI_DID_INTEL_TGP_ESPI_2,
211 PCI_DID_INTEL_TGP_SUPER_Y_ESPI,
212 PCI_DID_INTEL_TGP_PREMIUM_Y_ESPI,
213 PCI_DID_INTEL_TGP_ESPI_3,
214 PCI_DID_INTEL_TGP_ESPI_4,
215 PCI_DID_INTEL_TGP_ESPI_5,
216 PCI_DID_INTEL_TGP_ESPI_6,
217 PCI_DID_INTEL_TGP_ESPI_7,
218 PCI_DID_INTEL_TGP_ESPI_8,
219 PCI_DID_INTEL_TGP_ESPI_9,
220 PCI_DID_INTEL_TGP_ESPI_10,
221 PCI_DID_INTEL_TGP_ESPI_11,
222 PCI_DID_INTEL_TGP_ESPI_12,
223 PCI_DID_INTEL_TGP_ESPI_13,
224 PCI_DID_INTEL_TGP_ESPI_14,
225 PCI_DID_INTEL_TGP_ESPI_15,
226 PCI_DID_INTEL_TGP_ESPI_16,
227 PCI_DID_INTEL_TGP_ESPI_17,
228 PCI_DID_INTEL_TGP_ESPI_18,
229 PCI_DID_INTEL_TGP_ESPI_19,
230 PCI_DID_INTEL_TGP_ESPI_20,
231 PCI_DID_INTEL_TGP_ESPI_21,
232 PCI_DID_INTEL_TGP_ESPI_22,
233 PCI_DID_INTEL_TGP_ESPI_23,
234 PCI_DID_INTEL_TGP_ESPI_24,
235 PCI_DID_INTEL_TGP_ESPI_25,
236 PCI_DID_INTEL_TGP_ESPI_26,
237 PCI_DID_INTEL_TGP_H_ESPI_B560,
238 PCI_DID_INTEL_TGP_H_ESPI_H510,
239 PCI_DID_INTEL_TGP_H_ESPI_H570,
240 PCI_DID_INTEL_TGP_H_ESPI_Q570,
241 PCI_DID_INTEL_TGP_H_ESPI_W580,
242 PCI_DID_INTEL_TGP_H_ESPI_Z590,
243 PCI_DID_INTEL_TGP_H_ESPI_HM570,
244 PCI_DID_INTEL_TGP_H_ESPI_QM580,
245 PCI_DID_INTEL_TGP_H_ESPI_WM590,
246 PCI_DID_INTEL_MCC_ESPI_0,
247 PCI_DID_INTEL_MCC_ESPI_1,
248 PCI_DID_INTEL_MCC_BASE_ESPI,
249 PCI_DID_INTEL_MCC_PREMIUM_ESPI,
250 PCI_DID_INTEL_MCC_SUPER_ESPI,
251 PCI_DID_INTEL_MCC_ESPI_2,
252 PCI_DID_INTEL_MCC_ESPI_3,
253 PCI_DID_INTEL_MCC_ESPI_4,
254 PCI_DID_INTEL_JSP_SUPER_ESPI,
255 PCI_DID_INTEL_ADP_P_ESPI_0,
256 PCI_DID_INTEL_ADP_P_ESPI_1,
257 PCI_DID_INTEL_ADP_P_ESPI_2,
258 PCI_DID_INTEL_ADP_P_ESPI_3,
259 PCI_DID_INTEL_ADP_P_ESPI_4,
260 PCI_DID_INTEL_ADP_P_ESPI_5,
261 PCI_DID_INTEL_ADP_P_ESPI_6,
262 PCI_DID_INTEL_ADP_P_ESPI_7,
263 PCI_DID_INTEL_ADP_P_ESPI_8,
264 PCI_DID_INTEL_ADP_P_ESPI_9,
265 PCI_DID_INTEL_ADP_P_ESPI_10,
266 PCI_DID_INTEL_ADP_P_ESPI_11,
267 PCI_DID_INTEL_ADP_P_ESPI_12,
268 PCI_DID_INTEL_ADP_P_ESPI_13,
269 PCI_DID_INTEL_ADP_P_ESPI_14,
270 PCI_DID_INTEL_ADP_P_ESPI_15,
271 PCI_DID_INTEL_ADP_P_ESPI_16,
272 PCI_DID_INTEL_ADP_P_ESPI_17,
273 PCI_DID_INTEL_ADP_P_ESPI_18,
274 PCI_DID_INTEL_ADP_P_ESPI_19,
275 PCI_DID_INTEL_ADP_P_ESPI_20,
276 PCI_DID_INTEL_ADP_P_ESPI_21,
277 PCI_DID_INTEL_ADP_P_ESPI_22,
278 PCI_DID_INTEL_ADP_P_ESPI_23,
279 PCI_DID_INTEL_ADP_P_ESPI_24,
280 PCI_DID_INTEL_ADP_P_ESPI_25,
281 PCI_DID_INTEL_ADP_P_ESPI_26,
282 PCI_DID_INTEL_ADP_P_ESPI_27,
283 PCI_DID_INTEL_ADP_P_ESPI_28,
284 PCI_DID_INTEL_ADP_P_ESPI_29,
285 PCI_DID_INTEL_ADP_P_ESPI_30,
286 PCI_DID_INTEL_ADP_P_ESPI_31,
287 PCI_DID_INTEL_ADP_P_ESPI_32,
288 PCI_DID_INTEL_ADP_P_ESPI_33,
289 PCI_DID_INTEL_ADP_S_ESPI_0,
290 PCI_DID_INTEL_ADP_S_ESPI_1,
291 PCI_DID_INTEL_ADP_S_ESPI_2,
292 PCI_DID_INTEL_ADP_S_ESPI_3,
293 PCI_DID_INTEL_ADP_S_ESPI_4,
294 PCI_DID_INTEL_ADP_S_ESPI_5,
295 PCI_DID_INTEL_ADP_S_ESPI_6,
296 PCI_DID_INTEL_ADP_S_ESPI_7,
297 PCI_DID_INTEL_ADP_S_ESPI_8,
298 PCI_DID_INTEL_ADP_S_ESPI_9,
299 PCI_DID_INTEL_ADP_S_ESPI_10,
300 PCI_DID_INTEL_ADP_S_ESPI_11,
301 PCI_DID_INTEL_ADP_S_ESPI_12,
302 PCI_DID_INTEL_ADP_S_ESPI_13,
303 PCI_DID_INTEL_ADP_S_ESPI_14,
304 PCI_DID_INTEL_ADP_S_ESPI_15,
305 PCI_DID_INTEL_ADP_S_ESPI_16,
306 PCI_DID_INTEL_ADP_S_ESPI_17,
307 PCI_DID_INTEL_ADP_S_ESPI_18,
308 PCI_DID_INTEL_ADP_S_ESPI_19,
309 PCI_DID_INTEL_ADP_S_ESPI_20,
310 PCI_DID_INTEL_ADP_S_ESPI_21,
311 PCI_DID_INTEL_ADP_S_ESPI_22,
312 PCI_DID_INTEL_ADP_S_ESPI_23,
313 PCI_DID_INTEL_ADP_S_ESPI_24,
314 PCI_DID_INTEL_ADP_S_ESPI_25,
315 PCI_DID_INTEL_ADP_S_ESPI_26,
316 PCI_DID_INTEL_ADP_S_ESPI_27,
317 PCI_DID_INTEL_ADP_S_ESPI_28,
318 PCI_DID_INTEL_ADP_S_ESPI_29,
319 PCI_DID_INTEL_ADP_S_ESPI_30,
320 PCI_DID_INTEL_ADP_S_ESPI_31,
321 PCI_DID_INTEL_ADP_P_ESPI_32,
322 PCI_DID_INTEL_ADP_M_N_ESPI_0,
323 PCI_DID_INTEL_ADP_M_N_ESPI_1,
324 PCI_DID_INTEL_ADP_M_N_ESPI_2,
325 PCI_DID_INTEL_ADP_M_N_ESPI_3,
326 PCI_DID_INTEL_ADP_M_N_ESPI_4,
327 PCI_DID_INTEL_ADP_M_N_ESPI_5,
328 PCI_DID_INTEL_ADP_M_N_ESPI_7,
329 PCI_DID_INTEL_ADP_M_N_ESPI_8,
330 PCI_DID_INTEL_ADP_M_N_ESPI_9,
331 PCI_DID_INTEL_ADP_M_N_ESPI_10,
332 PCI_DID_INTEL_ADP_M_N_ESPI_11,
333 PCI_DID_INTEL_ADP_M_N_ESPI_12,
334 PCI_DID_INTEL_ADP_M_N_ESPI_13,
335 PCI_DID_INTEL_ADP_M_N_ESPI_14,
336 PCI_DID_INTEL_ADP_M_N_ESPI_15,
337 PCI_DID_INTEL_ADP_M_N_ESPI_16,
338 PCI_DID_INTEL_ADP_M_N_ESPI_17,
339 PCI_DID_INTEL_ADP_M_N_ESPI_18,
340 PCI_DID_INTEL_ADP_M_N_ESPI_19,
341 PCI_DID_INTEL_ADP_M_N_ESPI_20,
342 PCI_DID_INTEL_ADP_M_N_ESPI_21,
343 PCI_DID_INTEL_ADP_M_N_ESPI_22,
344 PCI_DID_INTEL_ADP_M_N_ESPI_23,
345 PCI_DID_INTEL_ADP_M_N_ESPI_24,
346 PCI_DID_INTEL_ADP_M_N_ESPI_25,
347 PCI_DID_INTEL_ADP_M_N_ESPI_26,
348 PCI_DID_INTEL_ADP_M_N_ESPI_27,
349 PCI_DID_INTEL_ADP_M_N_ESPI_28,
350 PCI_DID_INTEL_ADP_M_N_ESPI_29,
351 PCI_DID_INTEL_ADP_M_N_ESPI_30,
352 PCI_DID_INTEL_ADP_M_N_ESPI_31,
353 PCI_DID_INTEL_ADP_M_ESPI_32,
354 PCI_DID_INTEL_SPR_ESPI_1,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700355 0
356};
357
Subrata Banik88852062018-01-10 10:51:50 +0530358static const struct pci_driver pch_lpc __pci_driver = {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700359 .ops = &device_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100360 .vendor = PCI_VID_INTEL,
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700361 .devices = pci_device_ids,
362};