Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 4 | * Copyright (C) 2014 Damien Zammit <damien@zamaudio.com> |
| 5 | * Copyright (C) 2014 Vladimir Serbinenko <phcoder@gmail.com> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 6 | * Copyright (C) 2016 Patrick Rudolph <siro@das-labor.org> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; version 2 of the License. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 16 | */ |
| 17 | |
| 18 | #include <console/console.h> |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 19 | #include <commonlib/region.h> |
Kyösti Mälkki | 5687fc9 | 2013-11-28 18:11:49 +0200 | [diff] [blame] | 20 | #include <bootmode.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 21 | #include <string.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 22 | #include <arch/io.h> |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 23 | #include <cbmem.h> |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 24 | #include <halt.h> |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 25 | #include <timestamp.h> |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 26 | #include <mrc_cache.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 27 | #include <southbridge/intel/bd82x6x/me.h> |
Arthur Heymans | 16fe790 | 2017-04-12 17:01:31 +0200 | [diff] [blame] | 28 | #include <southbridge/intel/common/smbus.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 29 | #include <cpu/x86/msr.h> |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 30 | #include <delay.h> |
| 31 | #include <lib.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 32 | #include "raminit_native.h" |
| 33 | #include "raminit_common.h" |
| 34 | #include "sandybridge.h" |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 35 | |
Patrick Rudolph | 708cf4b | 2018-07-29 12:34:03 +0200 | [diff] [blame] | 36 | #define MRC_CACHE_VERSION 1 |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 37 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 38 | /* FIXME: no ECC support. */ |
| 39 | /* FIXME: no support for 3-channel chipsets. */ |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 40 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 41 | static const char *ecc_decoder[] = { |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 42 | "inactive", |
| 43 | "active on IO", |
| 44 | "disabled on IO", |
| 45 | "active" |
| 46 | }; |
| 47 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 48 | static void wait_txt_clear(void) |
| 49 | { |
| 50 | struct cpuid_result cp; |
| 51 | |
| 52 | cp = cpuid_ext(0x1, 0x0); |
| 53 | /* Check if TXT is supported? */ |
| 54 | if (!(cp.ecx & 0x40)) |
| 55 | return; |
| 56 | /* Some TXT public bit. */ |
| 57 | if (!(read32((void *)0xfed30010) & 1)) |
| 58 | return; |
| 59 | /* Wait for TXT clear. */ |
Elyes HAOUAS | 7db506c | 2016-10-02 11:56:39 +0200 | [diff] [blame] | 60 | while (!(read8((void *)0xfed40000) & (1 << 7))); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 61 | } |
| 62 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 63 | /* |
Patrick Rudolph | 2ccb74b | 2016-03-26 12:16:29 +0100 | [diff] [blame] | 64 | * Disable a channel in ramctr_timing. |
| 65 | */ |
| 66 | static void disable_channel(ramctr_timing *ctrl, int channel) { |
| 67 | ctrl->rankmap[channel] = 0; |
| 68 | memset(&ctrl->rank_mirror[channel][0], 0, sizeof(ctrl->rank_mirror[0])); |
| 69 | ctrl->channel_size_mb[channel] = 0; |
| 70 | ctrl->cmd_stretch[channel] = 0; |
| 71 | ctrl->mad_dimm[channel] = 0; |
| 72 | memset(&ctrl->timings[channel][0], 0, sizeof(ctrl->timings[0])); |
Patrick Rudolph | 74163d6 | 2016-11-17 20:02:43 +0100 | [diff] [blame] | 73 | memset(&ctrl->info.dimm[channel][0], 0, sizeof(ctrl->info.dimm[0])); |
Patrick Rudolph | 2ccb74b | 2016-03-26 12:16:29 +0100 | [diff] [blame] | 74 | } |
| 75 | |
| 76 | /* |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 77 | * Fill cbmem with information for SMBIOS type 17. |
| 78 | */ |
Patrick Rudolph | 735ecce | 2016-03-26 10:42:27 +0100 | [diff] [blame] | 79 | static void fill_smbios17(ramctr_timing *ctrl) |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 80 | { |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 81 | int channel, slot; |
Patrick Rudolph | 24efe73 | 2018-08-19 11:06:06 +0200 | [diff] [blame] | 82 | const u16 ddr_freq = (1000 << 8) / ctrl->tCK; |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 83 | |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 84 | FOR_ALL_CHANNELS for (slot = 0; slot < NUM_SLOTS; slot++) { |
Patrick Rudolph | 24efe73 | 2018-08-19 11:06:06 +0200 | [diff] [blame] | 85 | enum cb_err ret = spd_add_smbios17(channel, slot, ddr_freq, |
| 86 | &ctrl->info.dimm[channel][slot]); |
| 87 | if (ret != CB_SUCCESS) |
| 88 | printk(BIOS_ERR, "RAMINIT: Failed to add SMBIOS17\n"); |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 89 | } |
| 90 | } |
| 91 | |
| 92 | /* |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 93 | * Dump in the log memory controller configuration as read from the memory |
| 94 | * controller registers. |
| 95 | */ |
| 96 | static void report_memory_config(void) |
| 97 | { |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 98 | u32 addr_decoder_common, addr_decode_ch[NUM_CHANNELS]; |
Patrick Rudolph | 6ab7e5e | 2017-05-31 18:21:59 +0200 | [diff] [blame] | 99 | int i, refclk; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 100 | |
| 101 | addr_decoder_common = MCHBAR32(0x5000); |
| 102 | addr_decode_ch[0] = MCHBAR32(0x5004); |
| 103 | addr_decode_ch[1] = MCHBAR32(0x5008); |
| 104 | |
Patrick Rudolph | 6ab7e5e | 2017-05-31 18:21:59 +0200 | [diff] [blame] | 105 | refclk = MCHBAR32(MC_BIOS_REQ) & 0x100 ? 100 : 133; |
| 106 | |
| 107 | printk(BIOS_DEBUG, "memcfg DDR3 ref clock %d MHz\n", refclk); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 108 | printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n", |
Patrick Rudolph | 6ab7e5e | 2017-05-31 18:21:59 +0200 | [diff] [blame] | 109 | (MCHBAR32(MC_BIOS_DATA) * refclk * 100 * 2 + 50) / 100); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 110 | printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n", |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 111 | addr_decoder_common & 3, (addr_decoder_common >> 2) & 3, |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 112 | (addr_decoder_common >> 4) & 3); |
| 113 | |
| 114 | for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) { |
| 115 | u32 ch_conf = addr_decode_ch[i]; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 116 | printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", i, |
| 117 | ch_conf); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 118 | printk(BIOS_DEBUG, " ECC %s\n", |
| 119 | ecc_decoder[(ch_conf >> 24) & 3]); |
| 120 | printk(BIOS_DEBUG, " enhanced interleave mode %s\n", |
| 121 | ((ch_conf >> 22) & 1) ? "on" : "off"); |
| 122 | printk(BIOS_DEBUG, " rank interleave %s\n", |
| 123 | ((ch_conf >> 21) & 1) ? "on" : "off"); |
| 124 | printk(BIOS_DEBUG, " DIMMA %d MB width x%d %s rank%s\n", |
| 125 | ((ch_conf >> 0) & 0xff) * 256, |
| 126 | ((ch_conf >> 19) & 1) ? 16 : 8, |
| 127 | ((ch_conf >> 17) & 1) ? "dual" : "single", |
| 128 | ((ch_conf >> 16) & 1) ? "" : ", selected"); |
| 129 | printk(BIOS_DEBUG, " DIMMB %d MB width x%d %s rank%s\n", |
| 130 | ((ch_conf >> 8) & 0xff) * 256, |
| 131 | ((ch_conf >> 20) & 1) ? 16 : 8, |
| 132 | ((ch_conf >> 18) & 1) ? "dual" : "single", |
| 133 | ((ch_conf >> 16) & 1) ? ", selected" : ""); |
| 134 | } |
| 135 | } |
| 136 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 137 | /* |
| 138 | * Return CRC16 match for all SPDs. |
| 139 | */ |
| 140 | static int verify_crc16_spds_ddr3(spd_raw_data *spd, ramctr_timing *ctrl) |
| 141 | { |
| 142 | int channel, slot, spd_slot; |
| 143 | int match = 1; |
| 144 | |
| 145 | FOR_ALL_CHANNELS { |
| 146 | for (slot = 0; slot < NUM_SLOTS; slot++) { |
| 147 | spd_slot = 2 * channel + slot; |
| 148 | match &= ctrl->spd_crc[channel][slot] == |
Kyösti Mälkki | fc5d85c | 2016-11-18 18:52:04 +0200 | [diff] [blame] | 149 | spd_ddr3_calc_unique_crc(spd[spd_slot], sizeof(spd_raw_data)); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 150 | } |
| 151 | } |
| 152 | return match; |
| 153 | } |
| 154 | |
Kyösti Mälkki | e258b9a | 2016-11-18 19:59:23 +0200 | [diff] [blame] | 155 | void read_spd(spd_raw_data * spd, u8 addr, bool id_only) |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 156 | { |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 157 | int j; |
Kyösti Mälkki | e258b9a | 2016-11-18 19:59:23 +0200 | [diff] [blame] | 158 | if (id_only) { |
| 159 | for (j = 117; j < 128; j++) |
| 160 | (*spd)[j] = do_smbus_read_byte(SMBUS_IO_BASE, addr, j); |
| 161 | } else { |
| 162 | for (j = 0; j < 256; j++) |
| 163 | (*spd)[j] = do_smbus_read_byte(SMBUS_IO_BASE, addr, j); |
| 164 | } |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 165 | } |
| 166 | |
Patrick Rudolph | 735ecce | 2016-03-26 10:42:27 +0100 | [diff] [blame] | 167 | static void dram_find_spds_ddr3(spd_raw_data *spd, ramctr_timing *ctrl) |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 168 | { |
Patrick Rudolph | bd1fdc6 | 2016-01-26 08:45:21 +0100 | [diff] [blame] | 169 | int dimms = 0, dimms_on_channel; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 170 | int channel, slot, spd_slot; |
Patrick Rudolph | 735ecce | 2016-03-26 10:42:27 +0100 | [diff] [blame] | 171 | dimm_info *dimm = &ctrl->info; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 172 | |
Elyes HAOUAS | 0d4b11a | 2016-10-03 21:57:21 +0200 | [diff] [blame] | 173 | memset (ctrl->rankmap, 0, sizeof(ctrl->rankmap)); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 174 | |
| 175 | ctrl->extended_temperature_range = 1; |
| 176 | ctrl->auto_self_refresh = 1; |
| 177 | |
| 178 | FOR_ALL_CHANNELS { |
| 179 | ctrl->channel_size_mb[channel] = 0; |
| 180 | |
Patrick Rudolph | bd1fdc6 | 2016-01-26 08:45:21 +0100 | [diff] [blame] | 181 | dimms_on_channel = 0; |
| 182 | /* count dimms on channel */ |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 183 | for (slot = 0; slot < NUM_SLOTS; slot++) { |
| 184 | spd_slot = 2 * channel + slot; |
Patrick Rudolph | 5a06185 | 2017-09-22 15:19:26 +0200 | [diff] [blame] | 185 | printk(BIOS_DEBUG, |
| 186 | "SPD probe channel%d, slot%d\n", channel, slot); |
| 187 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 188 | spd_decode_ddr3(&dimm->dimm[channel][slot], spd[spd_slot]); |
Patrick Rudolph | bd1fdc6 | 2016-01-26 08:45:21 +0100 | [diff] [blame] | 189 | if (dimm->dimm[channel][slot].dram_type == SPD_MEMORY_TYPE_SDRAM_DDR3) |
| 190 | dimms_on_channel++; |
| 191 | } |
| 192 | |
| 193 | for (slot = 0; slot < NUM_SLOTS; slot++) { |
| 194 | spd_slot = 2 * channel + slot; |
Patrick Rudolph | 5a06185 | 2017-09-22 15:19:26 +0200 | [diff] [blame] | 195 | printk(BIOS_DEBUG, |
| 196 | "SPD probe channel%d, slot%d\n", channel, slot); |
| 197 | |
Patrick Rudolph | bd1fdc6 | 2016-01-26 08:45:21 +0100 | [diff] [blame] | 198 | /* search for XMP profile */ |
| 199 | spd_xmp_decode_ddr3(&dimm->dimm[channel][slot], |
| 200 | spd[spd_slot], |
| 201 | DDR3_XMP_PROFILE_1); |
| 202 | |
| 203 | if (dimm->dimm[channel][slot].dram_type != SPD_MEMORY_TYPE_SDRAM_DDR3) { |
| 204 | printram("No valid XMP profile found.\n"); |
| 205 | spd_decode_ddr3(&dimm->dimm[channel][slot], spd[spd_slot]); |
| 206 | } else if (dimms_on_channel > dimm->dimm[channel][slot].dimms_per_channel) { |
| 207 | printram("XMP profile supports %u DIMMs, but %u DIMMs are installed.\n", |
| 208 | dimm->dimm[channel][slot].dimms_per_channel, |
| 209 | dimms_on_channel); |
Vagiz Trakhanov | 771be48 | 2017-10-02 10:02:35 +0000 | [diff] [blame] | 210 | if (IS_ENABLED(CONFIG_NATIVE_RAMINIT_IGNORE_XMP_MAX_DIMMS)) |
| 211 | printk(BIOS_WARNING, "XMP maximum DIMMs will be ignored.\n"); |
| 212 | else |
| 213 | spd_decode_ddr3(&dimm->dimm[channel][slot], spd[spd_slot]); |
Patrick Rudolph | bd1fdc6 | 2016-01-26 08:45:21 +0100 | [diff] [blame] | 214 | } else if (dimm->dimm[channel][slot].voltage != 1500) { |
| 215 | /* TODO: support other DDR3 voltage than 1500mV */ |
| 216 | printram("XMP profile's requested %u mV is unsupported.\n", |
| 217 | dimm->dimm[channel][slot].voltage); |
| 218 | spd_decode_ddr3(&dimm->dimm[channel][slot], spd[spd_slot]); |
| 219 | } |
| 220 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 221 | /* fill in CRC16 for MRC cache */ |
| 222 | ctrl->spd_crc[channel][slot] = |
Kyösti Mälkki | fc5d85c | 2016-11-18 18:52:04 +0200 | [diff] [blame] | 223 | spd_ddr3_calc_unique_crc(spd[spd_slot], sizeof(spd_raw_data)); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 224 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 225 | if (dimm->dimm[channel][slot].dram_type != SPD_MEMORY_TYPE_SDRAM_DDR3) { |
| 226 | // set dimm invalid |
| 227 | dimm->dimm[channel][slot].ranks = 0; |
| 228 | dimm->dimm[channel][slot].size_mb = 0; |
| 229 | continue; |
| 230 | } |
| 231 | |
| 232 | dram_print_spd_ddr3(&dimm->dimm[channel][slot]); |
| 233 | dimms++; |
| 234 | ctrl->rank_mirror[channel][slot * 2] = 0; |
| 235 | ctrl->rank_mirror[channel][slot * 2 + 1] = dimm->dimm[channel][slot].flags.pins_mirrored; |
| 236 | ctrl->channel_size_mb[channel] += dimm->dimm[channel][slot].size_mb; |
| 237 | |
| 238 | ctrl->auto_self_refresh &= dimm->dimm[channel][slot].flags.asr; |
| 239 | ctrl->extended_temperature_range &= dimm->dimm[channel][slot].flags.ext_temp_refresh; |
| 240 | |
| 241 | ctrl->rankmap[channel] |= ((1 << dimm->dimm[channel][slot].ranks) - 1) << (2 * slot); |
Patrick Rudolph | a649a54 | 2016-01-17 18:32:06 +0100 | [diff] [blame] | 242 | printk(BIOS_DEBUG, "channel[%d] rankmap = 0x%x\n", |
| 243 | channel, ctrl->rankmap[channel]); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 244 | } |
| 245 | if ((ctrl->rankmap[channel] & 3) && (ctrl->rankmap[channel] & 0xc) |
| 246 | && dimm->dimm[channel][0].reference_card <= 5 && dimm->dimm[channel][1].reference_card <= 5) { |
| 247 | const int ref_card_offset_table[6][6] = { |
| 248 | { 0, 0, 0, 0, 2, 2, }, |
| 249 | { 0, 0, 0, 0, 2, 2, }, |
| 250 | { 0, 0, 0, 0, 2, 2, }, |
| 251 | { 0, 0, 0, 0, 1, 1, }, |
| 252 | { 2, 2, 2, 1, 0, 0, }, |
| 253 | { 2, 2, 2, 1, 0, 0, }, |
| 254 | }; |
| 255 | ctrl->ref_card_offset[channel] = ref_card_offset_table[dimm->dimm[channel][0].reference_card] |
| 256 | [dimm->dimm[channel][1].reference_card]; |
| 257 | } else |
| 258 | ctrl->ref_card_offset[channel] = 0; |
| 259 | } |
| 260 | |
| 261 | if (!dimms) |
| 262 | die("No DIMMs were found"); |
| 263 | } |
| 264 | |
Patrick Rudolph | bb9c90a | 2016-05-29 17:05:06 +0200 | [diff] [blame] | 265 | static void save_timings(ramctr_timing *ctrl) |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 266 | { |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 267 | /* Save the MRC S3 restore data to cbmem */ |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 268 | mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION, ctrl, |
| 269 | sizeof(*ctrl)); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 270 | } |
| 271 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 272 | static int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, |
Patrick Rudolph | 588ccaa | 2016-04-20 18:00:27 +0200 | [diff] [blame] | 273 | int s3_resume, int me_uma_size) |
Patrick Rudolph | 27e085a | 2016-03-26 10:59:02 +0100 | [diff] [blame] | 274 | { |
Patrick Rudolph | 305035c | 2016-11-11 18:38:50 +0100 | [diff] [blame] | 275 | if (ctrl->sandybridge) |
| 276 | return try_init_dram_ddr3_sandy(ctrl, fast_boot, s3_resume, me_uma_size); |
| 277 | else |
| 278 | return try_init_dram_ddr3_ivy(ctrl, fast_boot, s3_resume, me_uma_size); |
Patrick Rudolph | 27e085a | 2016-03-26 10:59:02 +0100 | [diff] [blame] | 279 | } |
| 280 | |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 281 | static void init_dram_ddr3(int min_tck, int s3resume) |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 282 | { |
| 283 | int me_uma_size; |
| 284 | int cbmem_was_inited; |
Patrick Rudolph | 735ecce | 2016-03-26 10:42:27 +0100 | [diff] [blame] | 285 | ramctr_timing ctrl; |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 286 | int fast_boot; |
Kyösti Mälkki | 4cb44e5 | 2016-11-18 19:11:24 +0200 | [diff] [blame] | 287 | spd_raw_data spds[4]; |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 288 | struct region_device rdev; |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 289 | ramctr_timing *ctrl_cached; |
Patrick Rudolph | 305035c | 2016-11-11 18:38:50 +0100 | [diff] [blame] | 290 | struct cpuid_result cpures; |
Patrick Rudolph | 31d1959 | 2016-03-26 12:22:34 +0100 | [diff] [blame] | 291 | int err; |
Patrick Rudolph | 305035c | 2016-11-11 18:38:50 +0100 | [diff] [blame] | 292 | u32 cpu; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 293 | |
| 294 | MCHBAR32(0x5f00) |= 1; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 295 | |
| 296 | /* Wait for ME to be ready */ |
| 297 | intel_early_me_init(); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 298 | me_uma_size = intel_early_me_uma_size(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 299 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 300 | printk(BIOS_DEBUG, "Starting native Platform init\n"); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 301 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 302 | u32 reg_5d10; |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 303 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 304 | wait_txt_clear(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 305 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 306 | wrmsr(0x000002e6, (msr_t) { .lo = 0, .hi = 0 }); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 307 | |
Felix Held | 55823c3 | 2018-07-28 00:41:57 +0200 | [diff] [blame] | 308 | reg_5d10 = MCHBAR32(0x5d10); // !!! = 0x00000000 |
Kyösti Mälkki | d45114f | 2013-07-26 08:53:59 +0300 | [diff] [blame] | 309 | if ((pci_read_config16(SOUTHBRIDGE, 0xa2) & 0xa0) == 0x20 /* 0x0004 */ |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 310 | && reg_5d10 && !s3resume) { |
Felix Held | 55823c3 | 2018-07-28 00:41:57 +0200 | [diff] [blame] | 311 | MCHBAR32(0x5d10) = 0; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 312 | /* Need reset. */ |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 313 | outb(0x6, 0xcf9); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 314 | |
Patrick Georgi | 546953c | 2014-11-29 10:38:17 +0100 | [diff] [blame] | 315 | halt(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 316 | } |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 317 | |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 318 | early_pch_init_native(); |
| 319 | early_thermal_init(); |
| 320 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 321 | /* try to find timings in MRC cache */ |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 322 | int cache_not_found = mrc_cache_get_current(MRC_TRAINING_DATA, |
| 323 | MRC_CACHE_VERSION, &rdev); |
| 324 | if (cache_not_found || (region_device_sz(&rdev) < sizeof(ctrl))) { |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 325 | if (s3resume) { |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 326 | /* Failed S3 resume, reset to come up cleanly */ |
| 327 | outb(0x6, 0xcf9); |
| 328 | halt(); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 329 | } |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 330 | ctrl_cached = NULL; |
Patrick Rudolph | 27e085a | 2016-03-26 10:59:02 +0100 | [diff] [blame] | 331 | } else { |
Arthur Heymans | 7539b8c | 2017-12-24 10:42:57 +0100 | [diff] [blame] | 332 | ctrl_cached = rdev_mmap_full(&rdev); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 333 | } |
| 334 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 335 | /* verify MRC cache for fast boot */ |
Kyösti Mälkki | 38cb822 | 2016-11-18 19:25:52 +0200 | [diff] [blame] | 336 | if (!s3resume && ctrl_cached) { |
Kyösti Mälkki | e258b9a | 2016-11-18 19:59:23 +0200 | [diff] [blame] | 337 | /* Load SPD unique information data. */ |
| 338 | memset(spds, 0, sizeof(spds)); |
| 339 | mainboard_get_spd(spds, 1); |
| 340 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 341 | /* check SPD CRC16 to make sure the DIMMs haven't been replaced */ |
| 342 | fast_boot = verify_crc16_spds_ddr3(spds, ctrl_cached); |
| 343 | if (!fast_boot) |
| 344 | printk(BIOS_DEBUG, "Stored timings CRC16 mismatch.\n"); |
Kyösti Mälkki | 38cb822 | 2016-11-18 19:25:52 +0200 | [diff] [blame] | 345 | } else { |
| 346 | fast_boot = s3resume; |
| 347 | } |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 348 | |
| 349 | if (fast_boot) { |
| 350 | printk(BIOS_DEBUG, "Trying stored timings.\n"); |
| 351 | memcpy(&ctrl, ctrl_cached, sizeof(ctrl)); |
| 352 | |
Patrick Rudolph | 588ccaa | 2016-04-20 18:00:27 +0200 | [diff] [blame] | 353 | err = try_init_dram_ddr3(&ctrl, fast_boot, s3resume, me_uma_size); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 354 | if (err) { |
Patrick Rudolph | 588ccaa | 2016-04-20 18:00:27 +0200 | [diff] [blame] | 355 | if (s3resume) { |
| 356 | /* Failed S3 resume, reset to come up cleanly */ |
| 357 | outb(0x6, 0xcf9); |
| 358 | halt(); |
| 359 | } |
| 360 | /* no need to erase bad mrc cache here, it gets overwritten on |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 361 | * successful boot. */ |
| 362 | printk(BIOS_ERR, "Stored timings are invalid !\n"); |
| 363 | fast_boot = 0; |
| 364 | } |
| 365 | } |
| 366 | if (!fast_boot) { |
Patrick Rudolph | e74ad21 | 2016-11-16 18:06:50 +0100 | [diff] [blame] | 367 | /* Reset internal state */ |
| 368 | memset(&ctrl, 0, sizeof(ctrl)); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 369 | ctrl.tCK = min_tck; |
| 370 | |
Patrick Rudolph | 305035c | 2016-11-11 18:38:50 +0100 | [diff] [blame] | 371 | /* Get architecture */ |
| 372 | cpures = cpuid(1); |
| 373 | cpu = cpures.eax; |
| 374 | ctrl.sandybridge = IS_SANDY_CPU(cpu); |
| 375 | |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 376 | /* Get DDR3 SPD data */ |
Kyösti Mälkki | e258b9a | 2016-11-18 19:59:23 +0200 | [diff] [blame] | 377 | memset(spds, 0, sizeof(spds)); |
| 378 | mainboard_get_spd(spds, 0); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 379 | dram_find_spds_ddr3(spds, &ctrl); |
| 380 | |
Patrick Rudolph | 588ccaa | 2016-04-20 18:00:27 +0200 | [diff] [blame] | 381 | err = try_init_dram_ddr3(&ctrl, fast_boot, s3resume, me_uma_size); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 382 | } |
Patrick Rudolph | 2ccb74b | 2016-03-26 12:16:29 +0100 | [diff] [blame] | 383 | |
Patrick Rudolph | 2ccb74b | 2016-03-26 12:16:29 +0100 | [diff] [blame] | 384 | if (err) { |
| 385 | /* fallback: disable failing channel */ |
| 386 | printk(BIOS_ERR, "RAM training failed, trying fallback.\n"); |
| 387 | printram("Disable failing channel.\n"); |
| 388 | |
Patrick Rudolph | e74ad21 | 2016-11-16 18:06:50 +0100 | [diff] [blame] | 389 | /* Reset internal state */ |
| 390 | memset(&ctrl, 0, sizeof(ctrl)); |
Patrick Rudolph | e74ad21 | 2016-11-16 18:06:50 +0100 | [diff] [blame] | 391 | ctrl.tCK = min_tck; |
| 392 | |
Patrick Rudolph | 305035c | 2016-11-11 18:38:50 +0100 | [diff] [blame] | 393 | /* Get architecture */ |
| 394 | cpures = cpuid(1); |
| 395 | cpu = cpures.eax; |
| 396 | ctrl.sandybridge = IS_SANDY_CPU(cpu); |
| 397 | |
Patrick Rudolph | 2ccb74b | 2016-03-26 12:16:29 +0100 | [diff] [blame] | 398 | /* Reset DDR3 frequency */ |
| 399 | dram_find_spds_ddr3(spds, &ctrl); |
| 400 | |
| 401 | /* disable failing channel */ |
| 402 | disable_channel(&ctrl, GET_ERR_CHANNEL(err)); |
| 403 | |
| 404 | err = try_init_dram_ddr3(&ctrl, fast_boot, s3resume, me_uma_size); |
| 405 | } |
| 406 | |
Patrick Rudolph | 31d1959 | 2016-03-26 12:22:34 +0100 | [diff] [blame] | 407 | if (err) |
| 408 | die("raminit failed"); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 409 | |
| 410 | /* FIXME: should be hardware revision-dependent. */ |
Felix Held | 55823c3 | 2018-07-28 00:41:57 +0200 | [diff] [blame] | 411 | MCHBAR32(0x5024) = 0x00a030ce; |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 412 | |
| 413 | set_scrambling_seed(&ctrl); |
| 414 | |
| 415 | set_42a0(&ctrl); |
| 416 | |
| 417 | final_registers(&ctrl); |
| 418 | |
| 419 | /* Zone config */ |
| 420 | dram_zones(&ctrl, 0); |
| 421 | |
Patrick Rudolph | 77db3e1 | 2016-11-26 10:11:14 +0100 | [diff] [blame] | 422 | /* Non intrusive, fast ram check */ |
| 423 | quick_ram_check(); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 424 | |
| 425 | intel_early_me_status(); |
| 426 | intel_early_me_init_done(ME_INIT_STATUS_SUCCESS); |
| 427 | intel_early_me_status(); |
| 428 | |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 429 | report_memory_config(); |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 430 | |
| 431 | cbmem_was_inited = !cbmem_recovery(s3resume); |
Patrick Rudolph | 56abd4d | 2016-03-13 11:07:45 +0100 | [diff] [blame] | 432 | if (!fast_boot) |
Alexandru Gagniuc | ecf2eb4 | 2015-09-28 21:39:12 -0700 | [diff] [blame] | 433 | save_timings(&ctrl); |
| 434 | if (s3resume && !cbmem_was_inited) { |
| 435 | /* Failed S3 resume, reset to come up cleanly */ |
| 436 | outb(0x6, 0xcf9); |
| 437 | halt(); |
| 438 | } |
Patrick Rudolph | b97009e | 2016-02-28 15:24:04 +0100 | [diff] [blame] | 439 | |
Patrick Rudolph | 735ecce | 2016-03-26 10:42:27 +0100 | [diff] [blame] | 440 | fill_smbios17(&ctrl); |
Stefan Reinauer | 00636b0 | 2012-04-04 00:08:51 +0200 | [diff] [blame] | 441 | } |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 442 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 443 | void perform_raminit(int s3resume) |
| 444 | { |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 445 | post_code(0x3a); |
| 446 | |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 447 | timestamp_add_now(TS_BEFORE_INITRAM); |
| 448 | |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 449 | init_dram_ddr3(get_mem_min_tck(), s3resume); |
Vladimir Serbinenko | ffbb3c0 | 2016-02-10 01:36:25 +0100 | [diff] [blame] | 450 | } |