blob: 074b4b9fbe9577ceaf4eea7fb9419a9f40184f3d [file] [log] [blame]
zbao2c08f6a2012-07-02 15:32:58 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +03005 * Copyright (C) 2014 Edward O'Callaghan <eocallaghan@alterapraxis.com>
zbao2c08f6a2012-07-02 15:32:58 +08006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
zbao2c08f6a2012-07-02 15:32:58 +080015 */
16
17#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030019#include <arch/acpi.h>
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +020020#include <arch/acpigen.h>
zbao2c08f6a2012-07-02 15:32:58 +080021#include <stdint.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
25#include <device/hypertransport.h>
zbao2c08f6a2012-07-02 15:32:58 +080026#include <string.h>
Ronald G. Minnich5079a0d2012-11-27 11:32:38 -080027#include <lib.h>
zbao2c08f6a2012-07-02 15:32:58 +080028#include <cpu/cpu.h>
Martin Roth73e86a82013-01-17 16:28:30 -070029#include <AGESA.h>
zbao2c08f6a2012-07-02 15:32:58 +080030#include <cpu/x86/lapic.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020031#include <cpu/amd/msr.h>
Kyösti Mälkkidbc47392012-08-05 12:11:40 +030032#include <cpu/amd/mtrr.h>
zbao2c08f6a2012-07-02 15:32:58 +080033#include <Porting.h>
zbao2c08f6a2012-07-02 15:32:58 +080034#include <Options.h>
35#include <Topology.h>
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +020036#include <northbridge/amd/agesa/nb_common.h>
Kyösti Mälkki28c4d2f2016-11-25 11:21:02 +020037#include <northbridge/amd/agesa/state_machine.h>
Kyösti Mälkkid610c582017-03-05 06:28:18 +020038#include <northbridge/amd/agesa/agesa_helper.h>
zbao2c08f6a2012-07-02 15:32:58 +080039
Kyösti Mälkki113f6702018-05-20 20:12:32 +030040#define MAX_NODE_NUMS MAX_NODES
zbao2c08f6a2012-07-02 15:32:58 +080041
zbao2c08f6a2012-07-02 15:32:58 +080042typedef struct dram_base_mask {
43 u32 base; //[47:27] at [28:8]
44 u32 mask; //[47:27] at [28:8] and enable at bit 0
45} dram_base_mask_t;
46
Subrata Banikb1434fc2019-03-15 22:20:41 +053047static unsigned int node_nums;
48static unsigned int sblink;
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +030049static struct device *__f0_dev[MAX_NODE_NUMS];
50static struct device *__f1_dev[MAX_NODE_NUMS];
51static struct device *__f2_dev[MAX_NODE_NUMS];
52static struct device *__f4_dev[MAX_NODE_NUMS];
Subrata Banikb1434fc2019-03-15 22:20:41 +053053static unsigned int fx_devs = 0;
zbao2c08f6a2012-07-02 15:32:58 +080054
55static dram_base_mask_t get_dram_base_mask(u32 nodeid)
56{
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +030057 struct device *dev;
zbao2c08f6a2012-07-02 15:32:58 +080058 dram_base_mask_t d;
59 dev = __f1_dev[0];
60 u32 temp;
61 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
62 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
63 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
Elyes HAOUAS27e18012017-06-27 23:14:51 +020064 d.mask |= temp << 21;
zbao2c08f6a2012-07-02 15:32:58 +080065 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
66 d.mask |= (temp & 1); // enable bit
67 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
68 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
Elyes HAOUAS27e18012017-06-27 23:14:51 +020069 d.base |= temp << 21;
zbao2c08f6a2012-07-02 15:32:58 +080070 return d;
71}
72
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +030073static void set_io_addr_reg(struct device *dev, u32 nodeid, u32 linkn, u32 reg,
zbao2c08f6a2012-07-02 15:32:58 +080074 u32 io_min, u32 io_max)
75{
76 u32 i;
77 u32 tempreg;
78 /* io range allocation */
Elyes HAOUAS27e18012017-06-27 23:14:51 +020079 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn << 4) | ((io_max&0xf0)<<(12-4)); //limit
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +020080 for (i = 0; i < node_nums; i++)
zbao2c08f6a2012-07-02 15:32:58 +080081 pci_write_config32(__f1_dev[i], reg+4, tempreg);
Elyes HAOUAS27e18012017-06-27 23:14:51 +020082 tempreg = 3 /*| (3 << 4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +020083 for (i = 0; i < node_nums; i++)
zbao2c08f6a2012-07-02 15:32:58 +080084 pci_write_config32(__f1_dev[i], reg, tempreg);
85}
86
87static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
88{
89 u32 i;
90 u32 tempreg;
91 /* io range allocation */
Elyes HAOUAS27e18012017-06-27 23:14:51 +020092 tempreg = (nodeid&0xf) | (linkn << 4) | (mmio_max&0xffffff00); //limit
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +020093 for (i = 0; i < nodes; i++)
zbao2c08f6a2012-07-02 15:32:58 +080094 pci_write_config32(__f1_dev[i], reg+4, tempreg);
95 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +020096 for (i = 0; i < node_nums; i++)
zbao2c08f6a2012-07-02 15:32:58 +080097 pci_write_config32(__f1_dev[i], reg, tempreg);
98}
99
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300100static struct device *get_node_pci(u32 nodeid, u32 fn)
zbao2c08f6a2012-07-02 15:32:58 +0800101{
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +0200102 return pcidev_on_root(DEV_CDB + nodeid, fn);
zbao2c08f6a2012-07-02 15:32:58 +0800103}
104
105static void get_fx_devs(void)
106{
107 int i;
108 for (i = 0; i < MAX_NODE_NUMS; i++) {
109 __f0_dev[i] = get_node_pci(i, 0);
110 __f1_dev[i] = get_node_pci(i, 1);
111 __f2_dev[i] = get_node_pci(i, 2);
112 __f4_dev[i] = get_node_pci(i, 4);
113 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
114 fx_devs = i+1;
115 }
116 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
117 die("Cannot find 0:0x18.[0|1]\n");
118 }
119 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
120}
121
Subrata Banikb1434fc2019-03-15 22:20:41 +0530122static u32 f1_read_config32(unsigned int reg)
zbao2c08f6a2012-07-02 15:32:58 +0800123{
124 if (fx_devs == 0)
125 get_fx_devs();
126 return pci_read_config32(__f1_dev[0], reg);
127}
128
Subrata Banikb1434fc2019-03-15 22:20:41 +0530129static void f1_write_config32(unsigned int reg, u32 value)
zbao2c08f6a2012-07-02 15:32:58 +0800130{
131 int i;
132 if (fx_devs == 0)
133 get_fx_devs();
Elyes HAOUAS5a7e72f2016-08-23 21:36:02 +0200134 for (i = 0; i < fx_devs; i++) {
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300135 struct device *dev;
zbao2c08f6a2012-07-02 15:32:58 +0800136 dev = __f1_dev[i];
137 if (dev && dev->enabled) {
138 pci_write_config32(dev, reg, value);
139 }
140 }
141}
142
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300143static u32 amdfam15_nodeid(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800144{
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +0200145 return (dev->path.pci.devfn >> 3) - DEV_CDB;
zbao2c08f6a2012-07-02 15:32:58 +0800146}
147
148static void set_vga_enable_reg(u32 nodeid, u32 linkn)
149{
150 u32 val;
151
Elyes HAOUAS27e18012017-06-27 23:14:51 +0200152 val = 1 | (nodeid << 4) | (linkn << 12);
zbao2c08f6a2012-07-02 15:32:58 +0800153 /* it will routing
154 * (1)mmio 0xa0000:0xbffff
155 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
156 */
157 f1_write_config32(0xf4, val);
158
159}
160
161/**
162 * @return
Elyes HAOUAS99b075a2019-12-30 14:29:31 +0100163 * @retval 2 resource does not exist, usable
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100164 * @retval 0 resource exists, not usable
zbao2c08f6a2012-07-02 15:32:58 +0800165 * @retval 1 resource exist, resource has been allocated before
166 */
Subrata Banikb1434fc2019-03-15 22:20:41 +0530167static int reg_useable(unsigned int reg, struct device *goal_dev,
168 unsigned int goal_nodeid, unsigned int goal_link)
zbao2c08f6a2012-07-02 15:32:58 +0800169{
170 struct resource *res;
Subrata Banikb1434fc2019-03-15 22:20:41 +0530171 unsigned int nodeid, link = 0;
zbao2c08f6a2012-07-02 15:32:58 +0800172 int result;
173 res = 0;
174 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300175 struct device *dev;
zbao2c08f6a2012-07-02 15:32:58 +0800176 dev = __f0_dev[nodeid];
177 if (!dev)
178 continue;
179 for (link = 0; !res && (link < 8); link++) {
180 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
181 }
182 }
183 result = 2;
184 if (res) {
185 result = 0;
186 if ((goal_link == (link - 1)) &&
187 (goal_nodeid == (nodeid - 1)) &&
188 (res->flags <= 1)) {
189 result = 1;
190 }
191 }
192 return result;
193}
194
Subrata Banikb1434fc2019-03-15 22:20:41 +0530195static struct resource *amdfam15_find_iopair(struct device *dev,
196 unsigned int nodeid, unsigned int link)
zbao2c08f6a2012-07-02 15:32:58 +0800197{
198 struct resource *resource;
199 u32 free_reg, reg;
200 resource = 0;
201 free_reg = 0;
202 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
203 int result;
204 result = reg_useable(reg, dev, nodeid, link);
205 if (result == 1) {
206 /* I have been allocated this one */
207 break;
208 }
209 else if (result > 1) {
210 /* I have a free register pair */
211 free_reg = reg;
212 }
213 }
214 if (reg > 0xd8) {
215 reg = free_reg; // if no free, the free_reg still be 0
216 }
217
218 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
219
220 return resource;
221}
222
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300223static struct resource *amdfam15_find_mempair(struct device *dev, u32 nodeid, u32 link)
zbao2c08f6a2012-07-02 15:32:58 +0800224{
225 struct resource *resource;
226 u32 free_reg, reg;
227 resource = 0;
228 free_reg = 0;
229 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
230 int result;
231 result = reg_useable(reg, dev, nodeid, link);
232 if (result == 1) {
233 /* I have been allocated this one */
234 break;
235 }
236 else if (result > 1) {
237 /* I have a free register pair */
238 free_reg = reg;
239 }
240 }
241 if (reg > 0xb8) {
242 reg = free_reg;
243 }
244
245 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
246 return resource;
247}
248
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300249static void amdfam15_link_read_bases(struct device *dev, u32 nodeid, u32 link)
zbao2c08f6a2012-07-02 15:32:58 +0800250{
251 struct resource *resource;
252
253 /* Initialize the io space constraints on the current bus */
254 resource = amdfam15_find_iopair(dev, nodeid, link);
255 if (resource) {
256 u32 align;
257 align = log2(HT_IO_HOST_ALIGN);
258 resource->base = 0;
259 resource->size = 0;
260 resource->align = align;
261 resource->gran = align;
262 resource->limit = 0xffffUL;
263 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
264 }
265
266 /* Initialize the prefetchable memory constraints on the current bus */
267 resource = amdfam15_find_mempair(dev, nodeid, link);
268 if (resource) {
269 resource->base = 0;
270 resource->size = 0;
271 resource->align = log2(HT_MEM_HOST_ALIGN);
272 resource->gran = log2(HT_MEM_HOST_ALIGN);
273 resource->limit = 0xffffffffffULL;
274 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
275 resource->flags |= IORESOURCE_BRIDGE;
276 }
277
278 /* Initialize the memory constraints on the current bus */
279 resource = amdfam15_find_mempair(dev, nodeid, link);
280 if (resource) {
281 resource->base = 0;
282 resource->size = 0;
283 resource->align = log2(HT_MEM_HOST_ALIGN);
284 resource->gran = log2(HT_MEM_HOST_ALIGN);
285 resource->limit = 0xffffffffffULL;
286 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
287 }
288
289}
290
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300291static void nb_read_resources(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800292{
293 u32 nodeid;
294 struct bus *link;
295
296 nodeid = amdfam15_nodeid(dev);
297 for (link = dev->link_list; link; link = link->next) {
298 if (link->children) {
299 amdfam15_link_read_bases(dev, nodeid, link->link_num);
300 }
301 }
Steven Sherk1cbabb02013-02-01 09:22:35 -0700302
303 /*
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800304 * This MMCONF resource must be reserved in the PCI domain.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700305 * It is not honored by the coreboot resource allocator if it is in
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800306 * the CPU_CLUSTER.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700307 */
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200308 mmconf_resource(dev, MMIO_CONF_BASE);
zbao2c08f6a2012-07-02 15:32:58 +0800309}
310
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300311static void set_resource(struct device *dev, struct resource *resource, u32 nodeid)
zbao2c08f6a2012-07-02 15:32:58 +0800312{
313 resource_t rbase, rend;
Subrata Banikb1434fc2019-03-15 22:20:41 +0530314 unsigned int reg, link_num;
zbao2c08f6a2012-07-02 15:32:58 +0800315 char buf[50];
316
317 /* Make certain the resource has actually been set */
318 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
319 return;
320 }
321
322 /* If I have already stored this resource don't worry about it */
323 if (resource->flags & IORESOURCE_STORED) {
324 return;
325 }
326
327 /* Only handle PCI memory and IO resources */
328 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
329 return;
330
331 /* Ensure I am actually looking at a resource of function 1 */
332 if ((resource->index & 0xffff) < 0x1000) {
333 return;
334 }
335 /* Get the base address */
336 rbase = resource->base;
337
338 /* Get the limit (rounded up) */
339 rend = resource_end(resource);
340
341 /* Get the register and link */
342 reg = resource->index & 0xfff; // 4k
343 link_num = IOINDEX_LINK(resource->index);
344
345 if (resource->flags & IORESOURCE_IO) {
346 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
347 }
348 else if (resource->flags & IORESOURCE_MEM) {
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100349 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums);// [39:8]
zbao2c08f6a2012-07-02 15:32:58 +0800350 }
351 resource->flags |= IORESOURCE_STORED;
Elyes HAOUAS0d4b11a2016-10-03 21:57:21 +0200352 snprintf(buf, sizeof(buf), " <node %x link %x>",
zbao2c08f6a2012-07-02 15:32:58 +0800353 nodeid, link_num);
354 report_resource_stored(dev, resource, buf);
355}
356
357/**
358 * I tried to reuse the resource allocation code in set_resource()
359 * but it is too difficult to deal with the resource allocation magic.
360 */
361
Subrata Banikb1434fc2019-03-15 22:20:41 +0530362static void create_vga_resource(struct device *dev, unsigned int nodeid)
zbao2c08f6a2012-07-02 15:32:58 +0800363{
364 struct bus *link;
365
366 /* find out which link the VGA card is connected,
367 * we only deal with the 'first' vga card */
368 for (link = dev->link_list; link; link = link->next) {
369 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
Julius Wernercd49cce2019-03-05 16:53:33 -0800370#if CONFIG(MULTIPLE_VGA_ADAPTERS)
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300371 extern struct device *vga_pri; // the primary vga device, defined in device.c
zbao2c08f6a2012-07-02 15:32:58 +0800372 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
373 link->secondary,link->subordinate);
374 /* We need to make sure the vga_pri is under the link */
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200375 if ((vga_pri->bus->secondary >= link->secondary) &&
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300376 (vga_pri->bus->secondary <= link->subordinate))
zbao2c08f6a2012-07-02 15:32:58 +0800377#endif
378 break;
379 }
380 }
381
382 /* no VGA card installed */
383 if (link == NULL)
384 return;
385
386 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
387 set_vga_enable_reg(nodeid, sblink);
388}
389
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300390static void nb_set_resources(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800391{
Subrata Banikb1434fc2019-03-15 22:20:41 +0530392 unsigned int nodeid;
zbao2c08f6a2012-07-02 15:32:58 +0800393 struct bus *bus;
394 struct resource *res;
395
396 /* Find the nodeid */
397 nodeid = amdfam15_nodeid(dev);
398
399 create_vga_resource(dev, nodeid); //TODO: do we need this?
400
401 /* Set each resource we have found */
402 for (res = dev->resource_list; res; res = res->next) {
403 set_resource(dev, res, nodeid);
404 }
405
406 for (bus = dev->link_list; bus; bus = bus->next) {
407 if (bus->children) {
408 assign_resources(bus);
409 }
410 }
411}
412
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100413static unsigned long acpi_fill_hest(acpi_hest_t *hest)
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200414{
415 void *addr, *current;
416
417 /* Skip the HEST header. */
418 current = (void *)(hest + 1);
419
420 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
421 if (addr != NULL)
Stefan Reinauer77a1d1a2015-07-21 12:48:17 -0700422 current += acpi_create_hest_error_source(hest, current, 0,
423 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200424
425 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
426 if (addr != NULL)
Stefan Reinauer77a1d1a2015-07-21 12:48:17 -0700427 current += acpi_create_hest_error_source(hest, current, 1,
428 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200429
430 return (unsigned long)current;
431}
432
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300433static void northbridge_fill_ssdt_generator(struct device *device)
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200434{
435 msr_t msr;
436 char pscope[] = "\\_SB.PCI0";
437
438 acpigen_write_scope(pscope);
439 msr = rdmsr(TOP_MEM);
440 acpigen_write_name_dword("TOM1", msr.lo);
441 msr = rdmsr(TOP_MEM2);
442 /*
443 * Since XP only implements parts of ACPI 2.0, we can't use a qword
444 * here.
445 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
446 * slide 22ff.
447 * Shift value right by 20 bit to make it fit into 32bit,
448 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
449 */
450 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
451 acpigen_pop_len();
452}
453
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300454static unsigned long agesa_write_acpi_tables(struct device *device,
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200455 unsigned long current,
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200456 acpi_rsdp_t *rsdp)
457{
458 acpi_srat_t *srat;
459 acpi_slit_t *slit;
460 acpi_header_t *ssdt;
461 acpi_header_t *alib;
462 acpi_header_t *ivrs;
463 acpi_hest_t *hest;
464
465 /* HEST */
466 current = ALIGN(current, 8);
467 hest = (acpi_hest_t *)current;
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100468 acpi_write_hest((void *)current, acpi_fill_hest);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200469 acpi_add_table(rsdp, (void *)current);
470 current += ((acpi_header_t *)current)->length;
471
472 current = ALIGN(current, 8);
473 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
474 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
475 if (ivrs != NULL) {
476 memcpy((void *)current, ivrs, ivrs->length);
477 ivrs = (acpi_header_t *) current;
478 current += ivrs->length;
479 acpi_add_table(rsdp, ivrs);
480 } else {
481 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
482 }
483
484 /* SRAT */
485 current = ALIGN(current, 8);
486 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
487 srat = (acpi_srat_t *) agesawrapper_getlateinitptr (PICK_SRAT);
488 if (srat != NULL) {
489 memcpy((void *)current, srat, srat->header.length);
490 srat = (acpi_srat_t *) current;
491 current += srat->header.length;
492 acpi_add_table(rsdp, srat);
493 } else {
494 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
495 }
496
497 /* SLIT */
498 current = ALIGN(current, 8);
499 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
500 slit = (acpi_slit_t *) agesawrapper_getlateinitptr (PICK_SLIT);
501 if (slit != NULL) {
502 memcpy((void *)current, slit, slit->header.length);
503 slit = (acpi_slit_t *) current;
504 current += slit->header.length;
505 acpi_add_table(rsdp, slit);
506 } else {
507 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
508 }
509
510 /* ALIB */
511 current = ALIGN(current, 16);
512 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
513 alib = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_ALIB);
514 if (alib != NULL) {
515 memcpy((void *)current, alib, alib->length);
516 alib = (acpi_header_t *) current;
517 current += alib->length;
518 acpi_add_table(rsdp, (void *)alib);
519 }
520 else {
521 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
522 }
523
524 /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */
525 /* SSDT */
526 current = ALIGN(current, 16);
527 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
528 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_PSTATE);
529 if (ssdt != NULL) {
530 memcpy((void *)current, ssdt, ssdt->length);
531 ssdt = (acpi_header_t *) current;
532 current += ssdt->length;
533 }
534 else {
535 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
536 }
537 acpi_add_table(rsdp,ssdt);
538
539 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
540
541 return current;
542}
543
544
zbao2c08f6a2012-07-02 15:32:58 +0800545static struct device_operations northbridge_operations = {
Steven Sherkf4340582013-01-29 16:13:35 -0700546 .read_resources = nb_read_resources,
547 .set_resources = nb_set_resources,
zbao2c08f6a2012-07-02 15:32:58 +0800548 .enable_resources = pci_dev_enable_resources,
Edward O'Callaghand994ef12014-11-21 02:22:33 +1100549 .init = DEVICE_NOOP,
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200550 .acpi_fill_ssdt_generator = northbridge_fill_ssdt_generator,
551 .write_acpi_tables = agesa_write_acpi_tables,
zbao2c08f6a2012-07-02 15:32:58 +0800552 .enable = 0,
553 .ops_pci = 0,
554};
555
556static const struct pci_driver family15_northbridge __pci_driver = {
557 .ops = &northbridge_operations,
558 .vendor = PCI_VENDOR_ID_AMD,
Marshall Dawson463f46e2016-10-14 20:46:08 -0600559 .device = PCI_DEVICE_ID_AMD_15H_MODEL_101F_NB_HT,
zbao2c08f6a2012-07-02 15:32:58 +0800560};
561
562static const struct pci_driver family10_northbridge __pci_driver = {
563 .ops = &northbridge_operations,
564 .vendor = PCI_VENDOR_ID_AMD,
565 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
566};
567
568struct chip_operations northbridge_amd_agesa_family15tn_ops = {
569 CHIP_NAME("AMD FAM15 Northbridge")
570 .enable_dev = 0,
571};
572
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300573static void domain_read_resources(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800574{
Subrata Banikb1434fc2019-03-15 22:20:41 +0530575 unsigned int reg;
zbao2c08f6a2012-07-02 15:32:58 +0800576
577 /* Find the already assigned resource pairs */
578 get_fx_devs();
579 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
580 u32 base, limit;
581 base = f1_read_config32(reg);
582 limit = f1_read_config32(reg + 0x04);
583 /* Is this register allocated? */
584 if ((base & 3) != 0) {
Subrata Banikb1434fc2019-03-15 22:20:41 +0530585 unsigned int nodeid, reg_link;
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300586 struct device *reg_dev;
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200587 if (reg < 0xc0) { // mmio
zbao2c08f6a2012-07-02 15:32:58 +0800588 nodeid = (limit & 0xf) + (base&0x30);
589 } else { // io
590 nodeid = (limit & 0xf) + ((base>>4)&0x30);
591 }
592 reg_link = (limit >> 4) & 7;
593 reg_dev = __f0_dev[nodeid];
594 if (reg_dev) {
595 /* Reserve the resource */
596 struct resource *res;
597 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
598 if (res) {
599 res->flags = 1;
600 }
601 }
602 }
603 }
604 /* FIXME: do we need to check extend conf space?
605 I don't believe that much preset value */
606
zbao2c08f6a2012-07-02 15:32:58 +0800607 pci_domain_read_resources(dev);
zbao2c08f6a2012-07-02 15:32:58 +0800608}
609
zbao2c08f6a2012-07-02 15:32:58 +0800610#if CONFIG_HW_MEM_HOLE_SIZEK != 0
611struct hw_mem_hole_info {
Subrata Banikb1434fc2019-03-15 22:20:41 +0530612 unsigned int hole_startk;
zbao2c08f6a2012-07-02 15:32:58 +0800613 int node_id;
614};
615static struct hw_mem_hole_info get_hw_mem_hole_info(void)
616{
617 struct hw_mem_hole_info mem_hole;
618 int i;
619 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
620 mem_hole.node_id = -1;
621 for (i = 0; i < node_nums; i++) {
622 dram_base_mask_t d;
623 u32 hole;
624 d = get_dram_base_mask(i);
625 if (!(d.mask & 1)) continue; // no memory on this node
626 hole = pci_read_config32(__f1_dev[i], 0xf0);
627 if (hole & 1) { // we find the hole
Elyes HAOUAS27e18012017-06-27 23:14:51 +0200628 mem_hole.hole_startk = (hole & (0xff << 24)) >> 10;
zbao2c08f6a2012-07-02 15:32:58 +0800629 mem_hole.node_id = i; // record the node No with hole
630 break; // only one hole
631 }
632 }
Kyösti Mälkki2f9b3af2014-06-26 05:30:54 +0300633
634 /* We need to double check if there is special set on base reg and limit reg
635 * are not continuous instead of hole, it will find out its hole_startk.
636 */
zbao2c08f6a2012-07-02 15:32:58 +0800637 if (mem_hole.node_id == -1) {
638 resource_t limitk_pri = 0;
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200639 for (i = 0; i < node_nums; i++) {
zbao2c08f6a2012-07-02 15:32:58 +0800640 dram_base_mask_t d;
641 resource_t base_k, limit_k;
642 d = get_dram_base_mask(i);
643 if (!(d.base & 1)) continue;
644 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
645 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
646 if (limitk_pri != base_k) { // we find the hole
Martin Roth468d02c2019-10-23 21:44:42 -0600647 mem_hole.hole_startk = (unsigned int)limitk_pri; // must beblow 4G
zbao2c08f6a2012-07-02 15:32:58 +0800648 mem_hole.node_id = i;
649 break; //only one hole
650 }
zbao15dc3cc2012-08-03 15:56:21 +0800651 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
zbao2c08f6a2012-07-02 15:32:58 +0800652 limitk_pri = limit_k;
653 }
654 }
655 return mem_hole;
656}
657#endif
658
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300659static void domain_set_resources(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800660{
zbao2c08f6a2012-07-02 15:32:58 +0800661 unsigned long mmio_basek;
662 u32 pci_tolm;
663 int i, idx;
664 struct bus *link;
665#if CONFIG_HW_MEM_HOLE_SIZEK != 0
666 struct hw_mem_hole_info mem_hole;
667 u32 reset_memhole = 1;
668#endif
669
zbao2c08f6a2012-07-02 15:32:58 +0800670 pci_tolm = 0xffffffffUL;
671 for (link = dev->link_list; link; link = link->next) {
672 pci_tolm = find_pci_tolm(link);
673 }
674
675 // FIXME handle interleaved nodes. If you fix this here, please fix
676 // amdk8, too.
677 mmio_basek = pci_tolm >> 10;
678 /* Round mmio_basek to something the processor can support */
679 mmio_basek &= ~((1 << 6) -1);
680
681 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
682 // MMIO hole. If you fix this here, please fix amdk8, too.
683 /* Round the mmio hole to 64M */
684 mmio_basek &= ~((64*1024) - 1);
685
686#if CONFIG_HW_MEM_HOLE_SIZEK != 0
687 /* if the hw mem hole is already set in raminit stage, here we will compare
688 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
689 * use hole_basek as mmio_basek and we don't need to reset hole.
690 * otherwise We reset the hole to the mmio_basek
691 */
692
693 mem_hole = get_hw_mem_hole_info();
694
695 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
696 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
697 mmio_basek = mem_hole.hole_startk;
698 reset_memhole = 0;
699 }
700#endif
701
702 idx = 0x10;
703 for (i = 0; i < node_nums; i++) {
704 dram_base_mask_t d;
705 resource_t basek, limitk, sizek; // 4 1T
706
707 d = get_dram_base_mask(i);
708
709 if (!(d.mask & 1)) continue;
710 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100711 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
zbao2c08f6a2012-07-02 15:32:58 +0800712
713 sizek = limitk - basek;
714
715 /* see if we need a hole from 0xa0000 to 0xbffff */
716 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
717 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
718 idx += 0x10;
719 basek = (8*64)+(16*16);
720 sizek = limitk - ((8*64)+(16*16));
721
722 }
723
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300724 /* split the region to accommodate pci memory space */
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200725 if ((basek < 4*1024*1024) && (limitk > mmio_basek)) {
zbao2c08f6a2012-07-02 15:32:58 +0800726 if (basek <= mmio_basek) {
Subrata Banikb1434fc2019-03-15 22:20:41 +0530727 unsigned int pre_sizek;
zbao2c08f6a2012-07-02 15:32:58 +0800728 pre_sizek = mmio_basek - basek;
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200729 if (pre_sizek > 0) {
zbao2c08f6a2012-07-02 15:32:58 +0800730 ram_resource(dev, (idx | i), basek, pre_sizek);
731 idx += 0x10;
732 sizek -= pre_sizek;
zbao2c08f6a2012-07-02 15:32:58 +0800733 }
734 basek = mmio_basek;
735 }
736 if ((basek + sizek) <= 4*1024*1024) {
737 sizek = 0;
738 }
739 else {
Siyuan Wang29840e22013-06-04 19:56:22 +0800740 uint64_t topmem2 = bsp_topmem2();
zbao2c08f6a2012-07-02 15:32:58 +0800741 basek = 4*1024*1024;
Siyuan Wang29840e22013-06-04 19:56:22 +0800742 sizek = topmem2/1024 - basek;
zbao2c08f6a2012-07-02 15:32:58 +0800743 }
744 }
745
zbao2c08f6a2012-07-02 15:32:58 +0800746 ram_resource(dev, (idx | i), basek, sizek);
747 idx += 0x10;
zbao2c08f6a2012-07-02 15:32:58 +0800748 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
749 i, mmio_basek, basek, limitk);
zbao2c08f6a2012-07-02 15:32:58 +0800750 }
751
Kyösti Mälkki61be3602017-04-15 20:07:53 +0300752 add_uma_resource_below_tolm(dev, 7);
zbao2c08f6a2012-07-02 15:32:58 +0800753
Elyes HAOUAS5a7e72f2016-08-23 21:36:02 +0200754 for (link = dev->link_list; link; link = link->next) {
zbao2c08f6a2012-07-02 15:32:58 +0800755 if (link->children) {
756 assign_resources(link);
757 }
758 }
759}
760
761static struct device_operations pci_domain_ops = {
762 .read_resources = domain_read_resources,
763 .set_resources = domain_set_resources,
Edward O'Callaghane9e1d7a2015-01-02 15:11:49 +1100764 .init = DEVICE_NOOP,
zbao2c08f6a2012-07-02 15:32:58 +0800765 .scan_bus = pci_domain_scan_bus,
zbao2c08f6a2012-07-02 15:32:58 +0800766};
767
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300768static void sysconf_init(struct device *dev) // first node
zbao2c08f6a2012-07-02 15:32:58 +0800769{
770 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
771 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
772}
773
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300774static void cpu_bus_scan(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800775{
776 struct bus *cpu_bus;
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300777 struct device *dev_mc;
zbao2c08f6a2012-07-02 15:32:58 +0800778 int i,j;
779 int coreid_bits;
780 int core_max = 0;
Subrata Banikb1434fc2019-03-15 22:20:41 +0530781 unsigned int ApicIdCoreIdSize;
782 unsigned int core_nums;
zbao2c08f6a2012-07-02 15:32:58 +0800783 int siblings = 0;
784 unsigned int family;
785
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +0200786 dev_mc = pcidev_on_root(DEV_CDB, 0);
zbao2c08f6a2012-07-02 15:32:58 +0800787 if (!dev_mc) {
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +0200788 printk(BIOS_ERR, "0:%02x.0 not found", DEV_CDB);
zbao2c08f6a2012-07-02 15:32:58 +0800789 die("");
790 }
791 sysconf_init(dev_mc);
zbao2c08f6a2012-07-02 15:32:58 +0800792
793 /* Get Max Number of cores(MNC) */
Kyösti Mälkkid41feed2017-09-24 16:23:57 +0300794 coreid_bits = (cpuid_ecx(0x80000008) & 0x0000F000) >> 12;
zbao2c08f6a2012-07-02 15:32:58 +0800795 core_max = 1 << (coreid_bits & 0x000F); //mnc
796
797 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
798 if (ApicIdCoreIdSize) {
799 core_nums = (1 << ApicIdCoreIdSize) - 1;
800 } else {
801 core_nums = 3; //quad core
802 }
803
804 /* Find which cpus are present */
805 cpu_bus = dev->link_list;
806 for (i = 0; i < node_nums; i++) {
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300807 struct device *cdb_dev;
Subrata Banikb1434fc2019-03-15 22:20:41 +0530808 unsigned int devn;
zbao2c08f6a2012-07-02 15:32:58 +0800809 struct bus *pbus;
810
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +0200811 devn = DEV_CDB + i;
zbao2c08f6a2012-07-02 15:32:58 +0800812 pbus = dev_mc->bus;
zbao2c08f6a2012-07-02 15:32:58 +0800813
814 /* Find the cpu's pci device */
Kyösti Mälkki4ad7f5b2018-05-22 01:15:17 +0300815 cdb_dev = pcidev_on_root(devn, 0);
zbao2c08f6a2012-07-02 15:32:58 +0800816 if (!cdb_dev) {
817 /* If I am probing things in a weird order
818 * ensure all of the cpu's pci devices are found.
819 */
820 int fn;
Elyes HAOUAS5a7e72f2016-08-23 21:36:02 +0200821 for (fn = 0; fn <= 5; fn++) { //FBDIMM?
zbao2c08f6a2012-07-02 15:32:58 +0800822 cdb_dev = pci_probe_dev(NULL, pbus,
823 PCI_DEVFN(devn, fn));
824 }
Kyösti Mälkki4ad7f5b2018-05-22 01:15:17 +0300825 cdb_dev = pcidev_on_root(devn, 0);
zbao2c08f6a2012-07-02 15:32:58 +0800826 } else {
827 /* Ok, We need to set the links for that device.
828 * otherwise the device under it will not be scanned
829 */
Kyösti Mälkki2a2d6132015-02-04 13:25:37 +0200830 add_more_links(cdb_dev, 4);
zbao2c08f6a2012-07-02 15:32:58 +0800831 }
832
833 family = cpuid_eax(1);
834 family = (family >> 20) & 0xFF;
835 if (family == 1) { //f10
836 u32 dword;
Kyösti Mälkki4ad7f5b2018-05-22 01:15:17 +0300837 cdb_dev = pcidev_on_root(devn, 3);
zbao2c08f6a2012-07-02 15:32:58 +0800838 dword = pci_read_config32(cdb_dev, 0xe8);
839 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
840 } else if (family == 6) {//f15
Kyösti Mälkki4ad7f5b2018-05-22 01:15:17 +0300841 cdb_dev = pcidev_on_root(devn, 5);
zbao2c08f6a2012-07-02 15:32:58 +0800842 if (cdb_dev && cdb_dev->enabled) {
843 siblings = pci_read_config32(cdb_dev, 0x84);
844 siblings &= 0xFF;
845 }
846 } else {
847 siblings = 0; //default one core
848 }
Kyösti Mälkkicd9fc1a2012-07-06 19:02:56 +0300849 int enable_node = cdb_dev && cdb_dev->enabled;
zbao2c08f6a2012-07-02 15:32:58 +0800850 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
851 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
852
Elyes HAOUAS1d8daa62016-09-18 08:50:54 +0200853 for (j = 0; j <= siblings; j++) {
zbao2c08f6a2012-07-02 15:32:58 +0800854 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
855 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
856 u32 lapicid_start = 0;
857
zbao2c08f6a2012-07-02 15:32:58 +0800858 /*
859 * APIC ID calucation is tightly coupled with AGESA v5 code.
860 * This calculation MUST match the assignment calculation done
861 * in LocalApicInitializationAtEarly() function.
862 * And reference GetLocalApicIdForCore()
863 *
864 * Apply apic enumeration rules
865 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
866 * put the local-APICs at m..z
867 *
868 * This is needed because many IO-APIC devices only have 4 bits
869 * for their APIC id and therefore must reside at 0..15
Elyes HAOUAS6e8b3c12016-09-02 19:22:00 +0200870 */
Kyösti Mälkki50036322016-05-18 13:35:21 +0300871
Elyes HAOUAS6e8b3c12016-09-02 19:22:00 +0200872 u8 plat_num_io_apics = 3; /* FIXME */
Kyösti Mälkki50036322016-05-18 13:35:21 +0300873
874 if ((node_nums * core_max) + plat_num_io_apics >= 0x10) {
875 lapicid_start = (plat_num_io_apics - 1) / core_max;
zbao2c08f6a2012-07-02 15:32:58 +0800876 lapicid_start = (lapicid_start + 1) * core_max;
877 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
878 }
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +0300879 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
zbao2c08f6a2012-07-02 15:32:58 +0800880 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +0300881 i, j, apic_id);
zbao2c08f6a2012-07-02 15:32:58 +0800882
Kyösti Mälkkie2c2a4c2018-05-20 20:59:52 +0300883 struct device *cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +0300884 if (cpu)
885 amd_cpu_topology(cpu, i, j);
zbao2c08f6a2012-07-02 15:32:58 +0800886 } //j
887 }
zbao2c08f6a2012-07-02 15:32:58 +0800888}
889
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300890static void cpu_bus_init(struct device *dev)
zbao2c08f6a2012-07-02 15:32:58 +0800891{
892 initialize_cpus(dev->link_list);
893}
894
zbao2c08f6a2012-07-02 15:32:58 +0800895static struct device_operations cpu_bus_ops = {
Edward O'Callaghan2837ab22014-11-06 08:57:40 +1100896 .read_resources = DEVICE_NOOP,
897 .set_resources = DEVICE_NOOP,
Edward O'Callaghan812d2a42014-10-31 08:17:23 +1100898 .enable_resources = DEVICE_NOOP,
zbao2c08f6a2012-07-02 15:32:58 +0800899 .init = cpu_bus_init,
900 .scan_bus = cpu_bus_scan,
901};
902
903static void root_complex_enable_dev(struct device *dev)
904{
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300905 static int done = 0;
906
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300907 if (!done) {
908 setup_bsp_ramtop();
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300909 done = 1;
910 }
911
zbao2c08f6a2012-07-02 15:32:58 +0800912 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800913 if (dev->path.type == DEVICE_PATH_DOMAIN) {
zbao2c08f6a2012-07-02 15:32:58 +0800914 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800915 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
zbao2c08f6a2012-07-02 15:32:58 +0800916 dev->ops = &cpu_bus_ops;
917 }
918}
919
920struct chip_operations northbridge_amd_agesa_family15tn_root_complex_ops = {
Kyösti Mälkki2900d4b2017-07-25 14:55:29 +0300921 CHIP_NAME("AMD Family 15tn Root Complex")
zbao2c08f6a2012-07-02 15:32:58 +0800922 .enable_dev = root_complex_enable_dev,
923};
Dave Frodincbf3d402012-12-05 08:20:12 -0700924
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100925/*********************************************************************
926 * Change the vendor / device IDs to match the generic VBIOS header. *
927 *********************************************************************/
Dave Frodincbf3d402012-12-05 08:20:12 -0700928u32 map_oprom_vendev(u32 vendev)
929{
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100930 u32 new_vendev = vendev;
Dave Frodincbf3d402012-12-05 08:20:12 -0700931
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +0100932 switch (vendev) {
Bruce Griffith42e11f52013-07-08 18:19:08 -0600933 case 0x10029900: /* AMD Radeon HD 7660G (Trinity) */
934 case 0x10029901: /* AMD Radeon HD 7660D (Trinity) */
935 case 0x10029903: /* AMD Radeon HD 7640G (Trinity) */
936 case 0x10029904: /* AMD Radeon HD 7560D (Trinity) */
937 case 0x10029907: /* AMD Radeon HD 7620G (Trinity) */
938 case 0x10029908: /* AMD Radeon HD 7600G (Trinity) */
939 case 0x1002990A: /* AMD Radeon HD 7500G (Trinity) */
940 case 0x1002990B: /* AMD Radeon HD 8650G (Richland) */
941 case 0x1002990C: /* AMD Radeon HD 8670D (Richland) */
942 case 0x1002990D: /* AMD Radeon HD 8550G (Richland) */
943 case 0x1002990E: /* AMD Radeon HD 8570D (Richland) */
944 case 0x1002990F: /* AMD Radeon HD 8610G (Richland) */
945 case 0x10029910: /* AMD Radeon HD 7660G (Trinity) */
946 case 0x10029913: /* AMD Radeon HD 7640G (Trinity) */
947 case 0x10029917: /* AMD Radeon HD 7620G (Trinity) */
948 case 0x10029918: /* AMD Radeon HD 7600G (Trinity) */
949 case 0x10029919: /* AMD Radeon HD 7500G (Trinity) */
950 case 0x10029990: /* AMD Radeon HD 7520G (Trinity) */
951 case 0x10029991: /* AMD Radeon HD 7540D (Trinity) */
952 case 0x10029992: /* AMD Radeon HD 7420G (Trinity) */
953 case 0x10029993: /* AMD Radeon HD 7480D (Trinity) */
954 case 0x10029994: /* AMD Radeon HD 7400G (Trinity) */
955 case 0x10029995: /* AMD Radeon HD 8450G (Richland) */
956 case 0x10029996: /* AMD Radeon HD 8470D (Richland) */
957 case 0x10029997: /* AMD Radeon HD 8350G (Richland) */
958 case 0x10029998: /* AMD Radeon HD 8370D (Richland) */
959 case 0x10029999: /* AMD Radeon HD 8510G (Richland) */
960 case 0x1002999A: /* AMD Radeon HD 8410G (Richland) */
961 case 0x1002999B: /* AMD Radeon HD 8310G (Richland) */
962 case 0x1002999C: /* AMD Radeon HD 8650D (Richland) */
963 case 0x1002999D: /* AMD Radeon HD 8550D (Richland) */
964 case 0x100299A0: /* AMD Radeon HD 7520G (Trinity) */
965 case 0x100299A2: /* AMD Radeon HD 7420G (Trinity) */
966 case 0x100299A4: /* AMD Radeon HD 7400G (Trinity) */
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100967 new_vendev = 0x10029901;
Dave Frodincbf3d402012-12-05 08:20:12 -0700968 break;
969 }
970
971 return new_vendev;
972}