blob: dee2616d5cb74c79d89977544f4c3d46505f344d [file] [log] [blame]
zbao2c08f6a2012-07-02 15:32:58 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010017 * Foundation, Inc.
zbao2c08f6a2012-07-02 15:32:58 +080018 */
19
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030022#include <arch/acpi.h>
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +020023#include <arch/acpigen.h>
zbao2c08f6a2012-07-02 15:32:58 +080024#include <stdint.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <device/pci_ids.h>
28#include <device/hypertransport.h>
29#include <stdlib.h>
30#include <string.h>
Ronald G. Minnich5079a0d2012-11-27 11:32:38 -080031#include <lib.h>
zbao2c08f6a2012-07-02 15:32:58 +080032#include <cpu/cpu.h>
33#include <cbmem.h>
Martin Roth73e86a82013-01-17 16:28:30 -070034#include <AGESA.h>
zbao2c08f6a2012-07-02 15:32:58 +080035
36#include <cpu/x86/lapic.h>
Kyösti Mälkkidbc47392012-08-05 12:11:40 +030037#include <cpu/amd/mtrr.h>
zbao2c08f6a2012-07-02 15:32:58 +080038
39#include <Porting.h>
zbao2c08f6a2012-07-02 15:32:58 +080040#include <Options.h>
41#include <Topology.h>
42#include <cpu/amd/amdfam15.h>
43#include <cpuRegisters.h>
Kyösti Mälkkif21c2ac2014-10-19 09:35:18 +030044#include <northbridge/amd/agesa/agesawrapper.h>
zbao2c08f6a2012-07-02 15:32:58 +080045
46#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
47
zbao2c08f6a2012-07-02 15:32:58 +080048typedef struct dram_base_mask {
49 u32 base; //[47:27] at [28:8]
50 u32 mask; //[47:27] at [28:8] and enable at bit 0
51} dram_base_mask_t;
52
53static unsigned node_nums;
54static unsigned sblink;
55static device_t __f0_dev[MAX_NODE_NUMS];
56static device_t __f1_dev[MAX_NODE_NUMS];
57static device_t __f2_dev[MAX_NODE_NUMS];
58static device_t __f4_dev[MAX_NODE_NUMS];
59static unsigned fx_devs = 0;
60
61static dram_base_mask_t get_dram_base_mask(u32 nodeid)
62{
63 device_t dev;
64 dram_base_mask_t d;
65 dev = __f1_dev[0];
66 u32 temp;
67 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
68 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
69 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
70 d.mask |= temp<<21;
71 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
72 d.mask |= (temp & 1); // enable bit
73 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
74 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
75 d.base |= temp<<21;
76 return d;
77}
78
79static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
80 u32 io_min, u32 io_max)
81{
82 u32 i;
83 u32 tempreg;
84 /* io range allocation */
85 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
86 for (i=0; i<node_nums; i++)
87 pci_write_config32(__f1_dev[i], reg+4, tempreg);
88 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
89#if 0
90 // FIXME: can we use VGA reg instead?
91 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
92 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
93 __func__, dev_path(dev), link);
94 tempreg |= PCI_IO_BASE_VGA_EN;
95 }
96 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
97 tempreg |= PCI_IO_BASE_NO_ISA;
98 }
99#endif
100 for (i=0; i<node_nums; i++)
101 pci_write_config32(__f1_dev[i], reg, tempreg);
102}
103
104static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
105{
106 u32 i;
107 u32 tempreg;
108 /* io range allocation */
109 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
110 for (i=0; i<nodes; i++)
111 pci_write_config32(__f1_dev[i], reg+4, tempreg);
112 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
113 for (i=0; i<node_nums; i++)
114 pci_write_config32(__f1_dev[i], reg, tempreg);
115}
116
117static device_t get_node_pci(u32 nodeid, u32 fn)
118{
zbaod4627362012-07-23 19:49:40 +0800119#if MAX_NODE_NUMS + CONFIG_CDB >= 32
120 if ((CONFIG_CDB + nodeid) < 32) {
zbao2c08f6a2012-07-02 15:32:58 +0800121 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
122 } else {
123 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
124 }
125#else
126 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
127#endif
128}
129
130static void get_fx_devs(void)
131{
132 int i;
133 for (i = 0; i < MAX_NODE_NUMS; i++) {
134 __f0_dev[i] = get_node_pci(i, 0);
135 __f1_dev[i] = get_node_pci(i, 1);
136 __f2_dev[i] = get_node_pci(i, 2);
137 __f4_dev[i] = get_node_pci(i, 4);
138 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
139 fx_devs = i+1;
140 }
141 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
142 die("Cannot find 0:0x18.[0|1]\n");
143 }
144 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
145}
146
147static u32 f1_read_config32(unsigned reg)
148{
149 if (fx_devs == 0)
150 get_fx_devs();
151 return pci_read_config32(__f1_dev[0], reg);
152}
153
154static void f1_write_config32(unsigned reg, u32 value)
155{
156 int i;
157 if (fx_devs == 0)
158 get_fx_devs();
159 for(i = 0; i < fx_devs; i++) {
160 device_t dev;
161 dev = __f1_dev[i];
162 if (dev && dev->enabled) {
163 pci_write_config32(dev, reg, value);
164 }
165 }
166}
167
168static u32 amdfam15_nodeid(device_t dev)
169{
170#if MAX_NODE_NUMS == 64
171 unsigned busn;
172 busn = dev->bus->secondary;
173 if (busn != CONFIG_CBB) {
174 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
175 } else {
176 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
177 }
178
179#else
180 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
181#endif
182}
183
184static void set_vga_enable_reg(u32 nodeid, u32 linkn)
185{
186 u32 val;
187
188 val = 1 | (nodeid<<4) | (linkn<<12);
189 /* it will routing
190 * (1)mmio 0xa0000:0xbffff
191 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
192 */
193 f1_write_config32(0xf4, val);
194
195}
196
197/**
198 * @return
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100199 * @retval 2 resoure does not exist, usable
200 * @retval 0 resource exists, not usable
zbao2c08f6a2012-07-02 15:32:58 +0800201 * @retval 1 resource exist, resource has been allocated before
202 */
203static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
204 unsigned goal_link)
205{
206 struct resource *res;
207 unsigned nodeid, link = 0;
208 int result;
209 res = 0;
210 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
211 device_t dev;
212 dev = __f0_dev[nodeid];
213 if (!dev)
214 continue;
215 for (link = 0; !res && (link < 8); link++) {
216 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
217 }
218 }
219 result = 2;
220 if (res) {
221 result = 0;
222 if ((goal_link == (link - 1)) &&
223 (goal_nodeid == (nodeid - 1)) &&
224 (res->flags <= 1)) {
225 result = 1;
226 }
227 }
228 return result;
229}
230
231static struct resource *amdfam15_find_iopair(device_t dev, unsigned nodeid, unsigned link)
232{
233 struct resource *resource;
234 u32 free_reg, reg;
235 resource = 0;
236 free_reg = 0;
237 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
238 int result;
239 result = reg_useable(reg, dev, nodeid, link);
240 if (result == 1) {
241 /* I have been allocated this one */
242 break;
243 }
244 else if (result > 1) {
245 /* I have a free register pair */
246 free_reg = reg;
247 }
248 }
249 if (reg > 0xd8) {
250 reg = free_reg; // if no free, the free_reg still be 0
251 }
252
253 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
254
255 return resource;
256}
257
258static struct resource *amdfam15_find_mempair(device_t dev, u32 nodeid, u32 link)
259{
260 struct resource *resource;
261 u32 free_reg, reg;
262 resource = 0;
263 free_reg = 0;
264 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
265 int result;
266 result = reg_useable(reg, dev, nodeid, link);
267 if (result == 1) {
268 /* I have been allocated this one */
269 break;
270 }
271 else if (result > 1) {
272 /* I have a free register pair */
273 free_reg = reg;
274 }
275 }
276 if (reg > 0xb8) {
277 reg = free_reg;
278 }
279
280 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
281 return resource;
282}
283
284static void amdfam15_link_read_bases(device_t dev, u32 nodeid, u32 link)
285{
286 struct resource *resource;
287
288 /* Initialize the io space constraints on the current bus */
289 resource = amdfam15_find_iopair(dev, nodeid, link);
290 if (resource) {
291 u32 align;
292 align = log2(HT_IO_HOST_ALIGN);
293 resource->base = 0;
294 resource->size = 0;
295 resource->align = align;
296 resource->gran = align;
297 resource->limit = 0xffffUL;
298 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
299 }
300
301 /* Initialize the prefetchable memory constraints on the current bus */
302 resource = amdfam15_find_mempair(dev, nodeid, link);
303 if (resource) {
304 resource->base = 0;
305 resource->size = 0;
306 resource->align = log2(HT_MEM_HOST_ALIGN);
307 resource->gran = log2(HT_MEM_HOST_ALIGN);
308 resource->limit = 0xffffffffffULL;
309 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
310 resource->flags |= IORESOURCE_BRIDGE;
311 }
312
313 /* Initialize the memory constraints on the current bus */
314 resource = amdfam15_find_mempair(dev, nodeid, link);
315 if (resource) {
316 resource->base = 0;
317 resource->size = 0;
318 resource->align = log2(HT_MEM_HOST_ALIGN);
319 resource->gran = log2(HT_MEM_HOST_ALIGN);
320 resource->limit = 0xffffffffffULL;
321 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
322 }
323
324}
325
Steven Sherkf4340582013-01-29 16:13:35 -0700326static void nb_read_resources(device_t dev)
zbao2c08f6a2012-07-02 15:32:58 +0800327{
328 u32 nodeid;
329 struct bus *link;
330
331 nodeid = amdfam15_nodeid(dev);
332 for (link = dev->link_list; link; link = link->next) {
333 if (link->children) {
334 amdfam15_link_read_bases(dev, nodeid, link->link_num);
335 }
336 }
Steven Sherk1cbabb02013-02-01 09:22:35 -0700337
338 /*
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800339 * This MMCONF resource must be reserved in the PCI domain.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700340 * It is not honored by the coreboot resource allocator if it is in
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800341 * the CPU_CLUSTER.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700342 */
343#if CONFIG_MMCONF_SUPPORT
344 struct resource *resource = new_resource(dev, 0xc0010058);
345 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
346 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096 * 256;
347 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
348 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
349#endif
zbao2c08f6a2012-07-02 15:32:58 +0800350}
351
352static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
353{
354 resource_t rbase, rend;
355 unsigned reg, link_num;
356 char buf[50];
357
358 /* Make certain the resource has actually been set */
359 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
360 return;
361 }
362
363 /* If I have already stored this resource don't worry about it */
364 if (resource->flags & IORESOURCE_STORED) {
365 return;
366 }
367
368 /* Only handle PCI memory and IO resources */
369 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
370 return;
371
372 /* Ensure I am actually looking at a resource of function 1 */
373 if ((resource->index & 0xffff) < 0x1000) {
374 return;
375 }
376 /* Get the base address */
377 rbase = resource->base;
378
379 /* Get the limit (rounded up) */
380 rend = resource_end(resource);
381
382 /* Get the register and link */
383 reg = resource->index & 0xfff; // 4k
384 link_num = IOINDEX_LINK(resource->index);
385
386 if (resource->flags & IORESOURCE_IO) {
387 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
388 }
389 else if (resource->flags & IORESOURCE_MEM) {
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100390 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums);// [39:8]
zbao2c08f6a2012-07-02 15:32:58 +0800391 }
392 resource->flags |= IORESOURCE_STORED;
Vladimir Serbinenkoa37383d2013-11-26 02:41:26 +0100393 snprintf(buf, sizeof (buf), " <node %x link %x>",
zbao2c08f6a2012-07-02 15:32:58 +0800394 nodeid, link_num);
395 report_resource_stored(dev, resource, buf);
396}
397
398/**
399 * I tried to reuse the resource allocation code in set_resource()
400 * but it is too difficult to deal with the resource allocation magic.
401 */
402
403static void create_vga_resource(device_t dev, unsigned nodeid)
404{
405 struct bus *link;
406
407 /* find out which link the VGA card is connected,
408 * we only deal with the 'first' vga card */
409 for (link = dev->link_list; link; link = link->next) {
410 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
zbaod59d6242012-07-23 19:41:03 +0800411#if CONFIG_MULTIPLE_VGA_ADAPTERS
zbao2c08f6a2012-07-02 15:32:58 +0800412 extern device_t vga_pri; // the primary vga device, defined in device.c
413 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
414 link->secondary,link->subordinate);
415 /* We need to make sure the vga_pri is under the link */
416 if((vga_pri->bus->secondary >= link->secondary ) &&
417 (vga_pri->bus->secondary <= link->subordinate )
418 )
419#endif
420 break;
421 }
422 }
423
424 /* no VGA card installed */
425 if (link == NULL)
426 return;
427
428 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
429 set_vga_enable_reg(nodeid, sblink);
430}
431
Steven Sherkf4340582013-01-29 16:13:35 -0700432static void nb_set_resources(device_t dev)
zbao2c08f6a2012-07-02 15:32:58 +0800433{
434 unsigned nodeid;
435 struct bus *bus;
436 struct resource *res;
437
438 /* Find the nodeid */
439 nodeid = amdfam15_nodeid(dev);
440
441 create_vga_resource(dev, nodeid); //TODO: do we need this?
442
443 /* Set each resource we have found */
444 for (res = dev->resource_list; res; res = res->next) {
445 set_resource(dev, res, nodeid);
446 }
447
448 for (bus = dev->link_list; bus; bus = bus->next) {
449 if (bus->children) {
450 assign_resources(bus);
451 }
452 }
Steven Sherk1cbabb02013-02-01 09:22:35 -0700453
454 /* Print the MMCONF region if it has been reserved. */
455 res = find_resource(dev, 0xc0010058);
456 if (res) {
457 report_resource_stored(dev, res, " <mmconfig>");
458 }
zbao2c08f6a2012-07-02 15:32:58 +0800459}
460
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100461
462static unsigned long acpi_fill_hest(acpi_hest_t *hest)
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200463{
464 void *addr, *current;
465
466 /* Skip the HEST header. */
467 current = (void *)(hest + 1);
468
469 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
470 if (addr != NULL)
Stefan Reinauer77a1d1a2015-07-21 12:48:17 -0700471 current += acpi_create_hest_error_source(hest, current, 0,
472 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200473
474 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
475 if (addr != NULL)
Stefan Reinauer77a1d1a2015-07-21 12:48:17 -0700476 current += acpi_create_hest_error_source(hest, current, 1,
477 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200478
479 return (unsigned long)current;
480}
481
Alexander Couzens5eea4582015-04-12 22:18:55 +0200482static void northbridge_fill_ssdt_generator(device_t device)
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200483{
484 msr_t msr;
485 char pscope[] = "\\_SB.PCI0";
486
487 acpigen_write_scope(pscope);
488 msr = rdmsr(TOP_MEM);
489 acpigen_write_name_dword("TOM1", msr.lo);
490 msr = rdmsr(TOP_MEM2);
491 /*
492 * Since XP only implements parts of ACPI 2.0, we can't use a qword
493 * here.
494 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
495 * slide 22ff.
496 * Shift value right by 20 bit to make it fit into 32bit,
497 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
498 */
499 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
500 acpigen_pop_len();
501}
502
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200503static unsigned long agesa_write_acpi_tables(device_t device,
504 unsigned long current,
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200505 acpi_rsdp_t *rsdp)
506{
507 acpi_srat_t *srat;
508 acpi_slit_t *slit;
509 acpi_header_t *ssdt;
510 acpi_header_t *alib;
511 acpi_header_t *ivrs;
512 acpi_hest_t *hest;
513
514 /* HEST */
515 current = ALIGN(current, 8);
516 hest = (acpi_hest_t *)current;
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100517 acpi_write_hest((void *)current, acpi_fill_hest);
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200518 acpi_add_table(rsdp, (void *)current);
519 current += ((acpi_header_t *)current)->length;
520
521 current = ALIGN(current, 8);
522 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
523 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
524 if (ivrs != NULL) {
525 memcpy((void *)current, ivrs, ivrs->length);
526 ivrs = (acpi_header_t *) current;
527 current += ivrs->length;
528 acpi_add_table(rsdp, ivrs);
529 } else {
530 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
531 }
532
533 /* SRAT */
534 current = ALIGN(current, 8);
535 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
536 srat = (acpi_srat_t *) agesawrapper_getlateinitptr (PICK_SRAT);
537 if (srat != NULL) {
538 memcpy((void *)current, srat, srat->header.length);
539 srat = (acpi_srat_t *) current;
540 current += srat->header.length;
541 acpi_add_table(rsdp, srat);
542 } else {
543 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
544 }
545
546 /* SLIT */
547 current = ALIGN(current, 8);
548 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
549 slit = (acpi_slit_t *) agesawrapper_getlateinitptr (PICK_SLIT);
550 if (slit != NULL) {
551 memcpy((void *)current, slit, slit->header.length);
552 slit = (acpi_slit_t *) current;
553 current += slit->header.length;
554 acpi_add_table(rsdp, slit);
555 } else {
556 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
557 }
558
559 /* ALIB */
560 current = ALIGN(current, 16);
561 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
562 alib = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_ALIB);
563 if (alib != NULL) {
564 memcpy((void *)current, alib, alib->length);
565 alib = (acpi_header_t *) current;
566 current += alib->length;
567 acpi_add_table(rsdp, (void *)alib);
568 }
569 else {
570 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
571 }
572
573 /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */
574 /* SSDT */
575 current = ALIGN(current, 16);
576 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
577 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_PSTATE);
578 if (ssdt != NULL) {
579 memcpy((void *)current, ssdt, ssdt->length);
580 ssdt = (acpi_header_t *) current;
581 current += ssdt->length;
582 }
583 else {
584 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
585 }
586 acpi_add_table(rsdp,ssdt);
587
588 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
589
590 return current;
591}
592
593
zbao2c08f6a2012-07-02 15:32:58 +0800594static struct device_operations northbridge_operations = {
Steven Sherkf4340582013-01-29 16:13:35 -0700595 .read_resources = nb_read_resources,
596 .set_resources = nb_set_resources,
zbao2c08f6a2012-07-02 15:32:58 +0800597 .enable_resources = pci_dev_enable_resources,
Edward O'Callaghand994ef12014-11-21 02:22:33 +1100598 .init = DEVICE_NOOP,
Vladimir Serbinenko56f46d82014-10-08 22:06:27 +0200599 .acpi_fill_ssdt_generator = northbridge_fill_ssdt_generator,
600 .write_acpi_tables = agesa_write_acpi_tables,
zbao2c08f6a2012-07-02 15:32:58 +0800601 .enable = 0,
602 .ops_pci = 0,
603};
604
605static const struct pci_driver family15_northbridge __pci_driver = {
606 .ops = &northbridge_operations,
607 .vendor = PCI_VENDOR_ID_AMD,
608 .device = PCI_DEVICE_ID_AMD_15H_MODEL_001F_NB_HT,
609};
610
611static const struct pci_driver family10_northbridge __pci_driver = {
612 .ops = &northbridge_operations,
613 .vendor = PCI_VENDOR_ID_AMD,
614 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
615};
616
617struct chip_operations northbridge_amd_agesa_family15tn_ops = {
618 CHIP_NAME("AMD FAM15 Northbridge")
619 .enable_dev = 0,
620};
621
622static void domain_read_resources(device_t dev)
623{
624 unsigned reg;
625
626 /* Find the already assigned resource pairs */
627 get_fx_devs();
628 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
629 u32 base, limit;
630 base = f1_read_config32(reg);
631 limit = f1_read_config32(reg + 0x04);
632 /* Is this register allocated? */
633 if ((base & 3) != 0) {
634 unsigned nodeid, reg_link;
635 device_t reg_dev;
636 if (reg<0xc0) { // mmio
637 nodeid = (limit & 0xf) + (base&0x30);
638 } else { // io
639 nodeid = (limit & 0xf) + ((base>>4)&0x30);
640 }
641 reg_link = (limit >> 4) & 7;
642 reg_dev = __f0_dev[nodeid];
643 if (reg_dev) {
644 /* Reserve the resource */
645 struct resource *res;
646 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
647 if (res) {
648 res->flags = 1;
649 }
650 }
651 }
652 }
653 /* FIXME: do we need to check extend conf space?
654 I don't believe that much preset value */
655
zbao2c08f6a2012-07-02 15:32:58 +0800656 pci_domain_read_resources(dev);
zbao2c08f6a2012-07-02 15:32:58 +0800657}
658
zbao2c08f6a2012-07-02 15:32:58 +0800659static void domain_enable_resources(device_t dev)
660{
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300661 if (acpi_is_wakeup_s3())
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300662 agesawrapper_fchs3laterestore();
zbao2c08f6a2012-07-02 15:32:58 +0800663
664 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkkib139b5e2014-10-20 07:41:20 +0300665 if (!acpi_is_wakeup_s3()) {
666 /* Enable MMIO on AMD CPU Address Map Controller */
Kyösti Mälkki48518f02014-11-25 14:20:57 +0200667 amd_initcpuio();
zbao2c08f6a2012-07-02 15:32:58 +0800668
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300669 agesawrapper_amdinitmid();
Kyösti Mälkkib139b5e2014-10-20 07:41:20 +0300670 }
Mike Loptiene133aab2013-01-30 16:00:43 -0700671 printk(BIOS_DEBUG, " ader - leaving %s.\n", __func__);
zbao2c08f6a2012-07-02 15:32:58 +0800672}
673
674#if CONFIG_HW_MEM_HOLE_SIZEK != 0
675struct hw_mem_hole_info {
676 unsigned hole_startk;
677 int node_id;
678};
679static struct hw_mem_hole_info get_hw_mem_hole_info(void)
680{
681 struct hw_mem_hole_info mem_hole;
682 int i;
683 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
684 mem_hole.node_id = -1;
685 for (i = 0; i < node_nums; i++) {
686 dram_base_mask_t d;
687 u32 hole;
688 d = get_dram_base_mask(i);
689 if (!(d.mask & 1)) continue; // no memory on this node
690 hole = pci_read_config32(__f1_dev[i], 0xf0);
691 if (hole & 1) { // we find the hole
692 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
693 mem_hole.node_id = i; // record the node No with hole
694 break; // only one hole
695 }
696 }
Kyösti Mälkki2f9b3af2014-06-26 05:30:54 +0300697
698 /* We need to double check if there is special set on base reg and limit reg
699 * are not continuous instead of hole, it will find out its hole_startk.
700 */
zbao2c08f6a2012-07-02 15:32:58 +0800701 if (mem_hole.node_id == -1) {
702 resource_t limitk_pri = 0;
703 for (i=0; i<node_nums; i++) {
704 dram_base_mask_t d;
705 resource_t base_k, limit_k;
706 d = get_dram_base_mask(i);
707 if (!(d.base & 1)) continue;
708 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
709 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
710 if (limitk_pri != base_k) { // we find the hole
711 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
712 mem_hole.node_id = i;
713 break; //only one hole
714 }
zbao15dc3cc2012-08-03 15:56:21 +0800715 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
zbao2c08f6a2012-07-02 15:32:58 +0800716 limitk_pri = limit_k;
717 }
718 }
719 return mem_hole;
720}
721#endif
722
zbao405cfe22012-07-23 19:44:29 +0800723#define ONE_MB_SHIFT 20
zbao6db7f342012-07-19 16:38:12 +0800724
Kyösti Mälkki6b5eb1c2012-07-19 19:26:43 +0300725static void setup_uma_memory(void)
zbao6db7f342012-07-19 16:38:12 +0800726{
727#if CONFIG_GFXUMA
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300728 uint32_t topmem = (uint32_t) bsp_topmem();
zbao6db7f342012-07-19 16:38:12 +0800729 uint32_t sys_mem;
730
zbao6db7f342012-07-19 16:38:12 +0800731 /* refer to UMA Size Consideration in Family15h BKDG. */
732 /* Please reference MemNGetUmaSizeOR () */
733 /*
734 * Total system memory UMASize
735 * >= 2G 512M
736 * >=1G 256M
737 * <1G 64M
738 */
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300739 sys_mem = topmem + (16 << ONE_MB_SHIFT); // Ignore 16MB allocated for C6 when finding UMA size
740 if ((bsp_topmem2()>>32) || (sys_mem >= 2048 << ONE_MB_SHIFT)) {
zbao405cfe22012-07-23 19:44:29 +0800741 uma_memory_size = 512 << ONE_MB_SHIFT;
742 } else if (sys_mem >= 1024 << ONE_MB_SHIFT) {
743 uma_memory_size = 256 << ONE_MB_SHIFT;
zbao6db7f342012-07-19 16:38:12 +0800744 } else {
zbao405cfe22012-07-23 19:44:29 +0800745 uma_memory_size = 64 << ONE_MB_SHIFT;
zbao6db7f342012-07-19 16:38:12 +0800746 }
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300747 uma_memory_base = topmem - uma_memory_size; /* TOP_MEM1 */
zbao6db7f342012-07-19 16:38:12 +0800748
749 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
750 __func__, uma_memory_size, uma_memory_base);
zbao6db7f342012-07-19 16:38:12 +0800751#endif
752}
753
754
zbao2c08f6a2012-07-02 15:32:58 +0800755static void domain_set_resources(device_t dev)
756{
zbao2c08f6a2012-07-02 15:32:58 +0800757 unsigned long mmio_basek;
758 u32 pci_tolm;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300759 u64 ramtop = 0;
zbao2c08f6a2012-07-02 15:32:58 +0800760 int i, idx;
761 struct bus *link;
762#if CONFIG_HW_MEM_HOLE_SIZEK != 0
763 struct hw_mem_hole_info mem_hole;
764 u32 reset_memhole = 1;
765#endif
766
zbao2c08f6a2012-07-02 15:32:58 +0800767 pci_tolm = 0xffffffffUL;
768 for (link = dev->link_list; link; link = link->next) {
769 pci_tolm = find_pci_tolm(link);
770 }
771
772 // FIXME handle interleaved nodes. If you fix this here, please fix
773 // amdk8, too.
774 mmio_basek = pci_tolm >> 10;
775 /* Round mmio_basek to something the processor can support */
776 mmio_basek &= ~((1 << 6) -1);
777
778 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
779 // MMIO hole. If you fix this here, please fix amdk8, too.
780 /* Round the mmio hole to 64M */
781 mmio_basek &= ~((64*1024) - 1);
782
783#if CONFIG_HW_MEM_HOLE_SIZEK != 0
784 /* if the hw mem hole is already set in raminit stage, here we will compare
785 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
786 * use hole_basek as mmio_basek and we don't need to reset hole.
787 * otherwise We reset the hole to the mmio_basek
788 */
789
790 mem_hole = get_hw_mem_hole_info();
791
792 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
793 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
794 mmio_basek = mem_hole.hole_startk;
795 reset_memhole = 0;
796 }
797#endif
798
799 idx = 0x10;
800 for (i = 0; i < node_nums; i++) {
801 dram_base_mask_t d;
802 resource_t basek, limitk, sizek; // 4 1T
803
804 d = get_dram_base_mask(i);
805
806 if (!(d.mask & 1)) continue;
807 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100808 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
zbao2c08f6a2012-07-02 15:32:58 +0800809
810 sizek = limitk - basek;
811
812 /* see if we need a hole from 0xa0000 to 0xbffff */
813 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
814 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
815 idx += 0x10;
816 basek = (8*64)+(16*16);
817 sizek = limitk - ((8*64)+(16*16));
818
819 }
820
821 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
822
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300823 /* split the region to accommodate pci memory space */
zbao2c08f6a2012-07-02 15:32:58 +0800824 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
825 if (basek <= mmio_basek) {
826 unsigned pre_sizek;
827 pre_sizek = mmio_basek - basek;
828 if (pre_sizek>0) {
829 ram_resource(dev, (idx | i), basek, pre_sizek);
830 idx += 0x10;
831 sizek -= pre_sizek;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300832 if (!ramtop)
833 ramtop = mmio_basek * 1024;
zbao2c08f6a2012-07-02 15:32:58 +0800834 }
835 basek = mmio_basek;
836 }
837 if ((basek + sizek) <= 4*1024*1024) {
838 sizek = 0;
839 }
840 else {
Siyuan Wang29840e22013-06-04 19:56:22 +0800841 uint64_t topmem2 = bsp_topmem2();
zbao2c08f6a2012-07-02 15:32:58 +0800842 basek = 4*1024*1024;
Siyuan Wang29840e22013-06-04 19:56:22 +0800843 sizek = topmem2/1024 - basek;
zbao2c08f6a2012-07-02 15:32:58 +0800844 }
845 }
846
zbao2c08f6a2012-07-02 15:32:58 +0800847 ram_resource(dev, (idx | i), basek, sizek);
848 idx += 0x10;
zbao2c08f6a2012-07-02 15:32:58 +0800849 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
850 i, mmio_basek, basek, limitk);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300851 if (!ramtop)
852 ramtop = limitk * 1024;
zbao2c08f6a2012-07-02 15:32:58 +0800853 }
854
Kyösti Mälkki63f8c082012-07-10 13:27:26 +0300855#if CONFIG_GFXUMA
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300856 set_top_of_ram(uma_memory_base);
Kyösti Mälkki63f8c082012-07-10 13:27:26 +0300857 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300858#else
859 set_top_of_ram(ramtop);
zbao2c08f6a2012-07-02 15:32:58 +0800860#endif
861
862 for(link = dev->link_list; link; link = link->next) {
863 if (link->children) {
864 assign_resources(link);
865 }
866 }
867}
868
869static struct device_operations pci_domain_ops = {
870 .read_resources = domain_read_resources,
871 .set_resources = domain_set_resources,
872 .enable_resources = domain_enable_resources,
Edward O'Callaghane9e1d7a2015-01-02 15:11:49 +1100873 .init = DEVICE_NOOP,
zbao2c08f6a2012-07-02 15:32:58 +0800874 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300875 .ops_pci_bus = pci_bus_default_ops,
zbao2c08f6a2012-07-02 15:32:58 +0800876};
877
878static void sysconf_init(device_t dev) // first node
879{
880 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
881 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
882}
883
884static void add_more_links(device_t dev, unsigned total_links)
885{
886 struct bus *link, *last = NULL;
887 int link_num;
888
889 for (link = dev->link_list; link; link = link->next)
890 last = link;
891
892 if (last) {
893 int links = total_links - last->link_num;
894 link_num = last->link_num;
895 if (links > 0) {
896 link = malloc(links*sizeof(*link));
897 if (!link)
898 die("Couldn't allocate more links!\n");
899 memset(link, 0, links*sizeof(*link));
900 last->next = link;
901 }
902 }
903 else {
904 link_num = -1;
905 link = malloc(total_links*sizeof(*link));
906 memset(link, 0, total_links*sizeof(*link));
907 dev->link_list = link;
908 }
909
910 for (link_num = link_num + 1; link_num < total_links; link_num++) {
911 link->link_num = link_num;
912 link->dev = dev;
913 link->next = link + 1;
914 last = link;
915 link = link->next;
916 }
917 last->next = NULL;
918}
919
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200920static void cpu_bus_scan(device_t dev)
zbao2c08f6a2012-07-02 15:32:58 +0800921{
922 struct bus *cpu_bus;
923 device_t dev_mc;
924#if CONFIG_CBB
925 device_t pci_domain;
926#endif
927 int i,j;
928 int coreid_bits;
929 int core_max = 0;
930 unsigned ApicIdCoreIdSize;
931 unsigned core_nums;
932 int siblings = 0;
933 unsigned int family;
934
935#if CONFIG_CBB
936 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
937 if (dev_mc && dev_mc->bus) {
938 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
939 pci_domain = dev_mc->bus->dev;
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800940 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
zbao2c08f6a2012-07-02 15:32:58 +0800941 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
942 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
943 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
944 } else {
945 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
946 }
947 printk(BIOS_DEBUG, "\n");
948 }
949 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
950 if (!dev_mc) {
951 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
952 if (dev_mc && dev_mc->bus) {
953 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
954 pci_domain = dev_mc->bus->dev;
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800955 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
zbao2c08f6a2012-07-02 15:32:58 +0800956 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
957 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
958 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
959 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
960 while (dev_mc) {
961 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
962 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
963 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
964 dev_mc = dev_mc->sibling;
965 }
966 }
967 }
968 }
969 }
970#endif
971 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
972 if (!dev_mc) {
973 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
974 die("");
975 }
976 sysconf_init(dev_mc);
977#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
978 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
979 if (pci_domain->link_list && !pci_domain->link_list->next) {
980 struct bus *new_link = new_link(pci_domain);
981 pci_domain->link_list->next = new_link;
982 new_link->link_num = 1;
983 new_link->dev = pci_domain;
984 new_link->children = 0;
985 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
986 }
987 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
988 }
989#endif
990
991 /* Get Max Number of cores(MNC) */
992 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
993 core_max = 1 << (coreid_bits & 0x000F); //mnc
994
995 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
996 if (ApicIdCoreIdSize) {
997 core_nums = (1 << ApicIdCoreIdSize) - 1;
998 } else {
999 core_nums = 3; //quad core
1000 }
1001
1002 /* Find which cpus are present */
1003 cpu_bus = dev->link_list;
1004 for (i = 0; i < node_nums; i++) {
Kyösti Mälkkicd9fc1a2012-07-06 19:02:56 +03001005 device_t cdb_dev;
zbao2c08f6a2012-07-02 15:32:58 +08001006 unsigned busn, devn;
1007 struct bus *pbus;
1008
1009 busn = CONFIG_CBB;
1010 devn = CONFIG_CDB + i;
1011 pbus = dev_mc->bus;
1012#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
1013 if (i >= 32) {
1014 busn--;
1015 devn -= 32;
1016 pbus = pci_domain->link_list->next;
1017 }
1018#endif
1019
1020 /* Find the cpu's pci device */
1021 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1022 if (!cdb_dev) {
1023 /* If I am probing things in a weird order
1024 * ensure all of the cpu's pci devices are found.
1025 */
1026 int fn;
1027 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
1028 cdb_dev = pci_probe_dev(NULL, pbus,
1029 PCI_DEVFN(devn, fn));
1030 }
1031 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1032 } else {
1033 /* Ok, We need to set the links for that device.
1034 * otherwise the device under it will not be scanned
1035 */
Kyösti Mälkki2a2d6132015-02-04 13:25:37 +02001036 add_more_links(cdb_dev, 4);
zbao2c08f6a2012-07-02 15:32:58 +08001037 }
1038
1039 family = cpuid_eax(1);
1040 family = (family >> 20) & 0xFF;
1041 if (family == 1) { //f10
1042 u32 dword;
1043 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
1044 dword = pci_read_config32(cdb_dev, 0xe8);
1045 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1046 } else if (family == 6) {//f15
1047 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1048 if (cdb_dev && cdb_dev->enabled) {
1049 siblings = pci_read_config32(cdb_dev, 0x84);
1050 siblings &= 0xFF;
1051 }
1052 } else {
1053 siblings = 0; //default one core
1054 }
Kyösti Mälkkicd9fc1a2012-07-06 19:02:56 +03001055 int enable_node = cdb_dev && cdb_dev->enabled;
zbao2c08f6a2012-07-02 15:32:58 +08001056 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1057 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1058
1059 for (j = 0; j <= siblings; j++ ) {
1060 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1061 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1062 u32 lapicid_start = 0;
1063
zbao2c08f6a2012-07-02 15:32:58 +08001064 /*
1065 * APIC ID calucation is tightly coupled with AGESA v5 code.
1066 * This calculation MUST match the assignment calculation done
1067 * in LocalApicInitializationAtEarly() function.
1068 * And reference GetLocalApicIdForCore()
1069 *
1070 * Apply apic enumeration rules
1071 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1072 * put the local-APICs at m..z
1073 *
1074 * This is needed because many IO-APIC devices only have 4 bits
1075 * for their APIC id and therefore must reside at 0..15
1076 */
1077#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1078#define CFG_PLAT_NUM_IO_APICS 3
1079#endif
1080 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1081 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1082 lapicid_start = (lapicid_start + 1) * core_max;
1083 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1084 }
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001085 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
zbao2c08f6a2012-07-02 15:32:58 +08001086 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001087 i, j, apic_id);
zbao2c08f6a2012-07-02 15:32:58 +08001088
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001089 device_t cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
1090 if (cpu)
1091 amd_cpu_topology(cpu, i, j);
zbao2c08f6a2012-07-02 15:32:58 +08001092 } //j
1093 }
zbao2c08f6a2012-07-02 15:32:58 +08001094}
1095
1096static void cpu_bus_init(device_t dev)
1097{
1098 initialize_cpus(dev->link_list);
1099}
1100
zbao2c08f6a2012-07-02 15:32:58 +08001101static struct device_operations cpu_bus_ops = {
Edward O'Callaghan2837ab22014-11-06 08:57:40 +11001102 .read_resources = DEVICE_NOOP,
1103 .set_resources = DEVICE_NOOP,
Edward O'Callaghan812d2a42014-10-31 08:17:23 +11001104 .enable_resources = DEVICE_NOOP,
zbao2c08f6a2012-07-02 15:32:58 +08001105 .init = cpu_bus_init,
1106 .scan_bus = cpu_bus_scan,
1107};
1108
1109static void root_complex_enable_dev(struct device *dev)
1110{
Kyösti Mälkki87213b62012-08-27 20:00:33 +03001111 static int done = 0;
1112
1113 /* Do not delay UMA setup, as a device on the PCI bus may evaluate
1114 the global uma_memory variables already in its enable function. */
1115 if (!done) {
1116 setup_bsp_ramtop();
1117 setup_uma_memory();
1118 done = 1;
1119 }
1120
zbao2c08f6a2012-07-02 15:32:58 +08001121 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -08001122 if (dev->path.type == DEVICE_PATH_DOMAIN) {
zbao2c08f6a2012-07-02 15:32:58 +08001123 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -08001124 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
zbao2c08f6a2012-07-02 15:32:58 +08001125 dev->ops = &cpu_bus_ops;
1126 }
1127}
1128
1129struct chip_operations northbridge_amd_agesa_family15tn_root_complex_ops = {
Edward O'Callaghanae5fd342014-11-20 19:58:09 +11001130 CHIP_NAME("AMD FAM15tn Root Complex")
zbao2c08f6a2012-07-02 15:32:58 +08001131 .enable_dev = root_complex_enable_dev,
1132};
Dave Frodincbf3d402012-12-05 08:20:12 -07001133
Edward O'Callaghanae5fd342014-11-20 19:58:09 +11001134/*********************************************************************
1135 * Change the vendor / device IDs to match the generic VBIOS header. *
1136 *********************************************************************/
Dave Frodincbf3d402012-12-05 08:20:12 -07001137u32 map_oprom_vendev(u32 vendev)
1138{
Edward O'Callaghanae5fd342014-11-20 19:58:09 +11001139 u32 new_vendev = vendev;
Dave Frodincbf3d402012-12-05 08:20:12 -07001140
1141 switch(vendev) {
Bruce Griffith42e11f52013-07-08 18:19:08 -06001142 case 0x10029900: /* AMD Radeon HD 7660G (Trinity) */
1143 case 0x10029901: /* AMD Radeon HD 7660D (Trinity) */
1144 case 0x10029903: /* AMD Radeon HD 7640G (Trinity) */
1145 case 0x10029904: /* AMD Radeon HD 7560D (Trinity) */
1146 case 0x10029907: /* AMD Radeon HD 7620G (Trinity) */
1147 case 0x10029908: /* AMD Radeon HD 7600G (Trinity) */
1148 case 0x1002990A: /* AMD Radeon HD 7500G (Trinity) */
1149 case 0x1002990B: /* AMD Radeon HD 8650G (Richland) */
1150 case 0x1002990C: /* AMD Radeon HD 8670D (Richland) */
1151 case 0x1002990D: /* AMD Radeon HD 8550G (Richland) */
1152 case 0x1002990E: /* AMD Radeon HD 8570D (Richland) */
1153 case 0x1002990F: /* AMD Radeon HD 8610G (Richland) */
1154 case 0x10029910: /* AMD Radeon HD 7660G (Trinity) */
1155 case 0x10029913: /* AMD Radeon HD 7640G (Trinity) */
1156 case 0x10029917: /* AMD Radeon HD 7620G (Trinity) */
1157 case 0x10029918: /* AMD Radeon HD 7600G (Trinity) */
1158 case 0x10029919: /* AMD Radeon HD 7500G (Trinity) */
1159 case 0x10029990: /* AMD Radeon HD 7520G (Trinity) */
1160 case 0x10029991: /* AMD Radeon HD 7540D (Trinity) */
1161 case 0x10029992: /* AMD Radeon HD 7420G (Trinity) */
1162 case 0x10029993: /* AMD Radeon HD 7480D (Trinity) */
1163 case 0x10029994: /* AMD Radeon HD 7400G (Trinity) */
1164 case 0x10029995: /* AMD Radeon HD 8450G (Richland) */
1165 case 0x10029996: /* AMD Radeon HD 8470D (Richland) */
1166 case 0x10029997: /* AMD Radeon HD 8350G (Richland) */
1167 case 0x10029998: /* AMD Radeon HD 8370D (Richland) */
1168 case 0x10029999: /* AMD Radeon HD 8510G (Richland) */
1169 case 0x1002999A: /* AMD Radeon HD 8410G (Richland) */
1170 case 0x1002999B: /* AMD Radeon HD 8310G (Richland) */
1171 case 0x1002999C: /* AMD Radeon HD 8650D (Richland) */
1172 case 0x1002999D: /* AMD Radeon HD 8550D (Richland) */
1173 case 0x100299A0: /* AMD Radeon HD 7520G (Trinity) */
1174 case 0x100299A2: /* AMD Radeon HD 7420G (Trinity) */
1175 case 0x100299A4: /* AMD Radeon HD 7400G (Trinity) */
Edward O'Callaghanae5fd342014-11-20 19:58:09 +11001176 new_vendev = 0x10029901;
Dave Frodincbf3d402012-12-05 08:20:12 -07001177 break;
1178 }
1179
1180 return new_vendev;
1181}