blob: d77897dee6f41b978907a1c594b63914c7cd2136 [file] [log] [blame]
zbao2c08f6a2012-07-02 15:32:58 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
zbao2c08f6a2012-07-02 15:32:58 +080018 */
19
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030022#include <arch/acpi.h>
zbao2c08f6a2012-07-02 15:32:58 +080023#include <stdint.h>
24#include <device/device.h>
25#include <device/pci.h>
26#include <device/pci_ids.h>
27#include <device/hypertransport.h>
28#include <stdlib.h>
29#include <string.h>
Ronald G. Minnich5079a0d2012-11-27 11:32:38 -080030#include <lib.h>
zbao2c08f6a2012-07-02 15:32:58 +080031#include <cpu/cpu.h>
32#include <cbmem.h>
Martin Roth73e86a82013-01-17 16:28:30 -070033#include <AGESA.h>
zbao2c08f6a2012-07-02 15:32:58 +080034
35#include <cpu/x86/lapic.h>
Kyösti Mälkkidbc47392012-08-05 12:11:40 +030036#include <cpu/amd/mtrr.h>
zbao2c08f6a2012-07-02 15:32:58 +080037
38#include <Porting.h>
zbao2c08f6a2012-07-02 15:32:58 +080039#include <Options.h>
40#include <Topology.h>
41#include <cpu/amd/amdfam15.h>
42#include <cpuRegisters.h>
43#include "agesawrapper.h"
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +030044#include <northbridge/amd/agesa/agesawrapper_call.h>
zbao2c08f6a2012-07-02 15:32:58 +080045#include "northbridge.h"
zbao2c08f6a2012-07-02 15:32:58 +080046
47#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
48
49#if (defined CONFIG_EXT_CONF_SUPPORT) && CONFIG_EXT_CONF_SUPPORT == 1
50#error CONFIG_EXT_CONF_SUPPORT == 1 not support anymore!
51#endif
52
53typedef struct dram_base_mask {
54 u32 base; //[47:27] at [28:8]
55 u32 mask; //[47:27] at [28:8] and enable at bit 0
56} dram_base_mask_t;
57
58static unsigned node_nums;
59static unsigned sblink;
60static device_t __f0_dev[MAX_NODE_NUMS];
61static device_t __f1_dev[MAX_NODE_NUMS];
62static device_t __f2_dev[MAX_NODE_NUMS];
63static device_t __f4_dev[MAX_NODE_NUMS];
64static unsigned fx_devs = 0;
65
66static dram_base_mask_t get_dram_base_mask(u32 nodeid)
67{
68 device_t dev;
69 dram_base_mask_t d;
70 dev = __f1_dev[0];
71 u32 temp;
72 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
73 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
74 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
75 d.mask |= temp<<21;
76 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
77 d.mask |= (temp & 1); // enable bit
78 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
79 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
80 d.base |= temp<<21;
81 return d;
82}
83
84static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
85 u32 io_min, u32 io_max)
86{
87 u32 i;
88 u32 tempreg;
89 /* io range allocation */
90 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
91 for (i=0; i<node_nums; i++)
92 pci_write_config32(__f1_dev[i], reg+4, tempreg);
93 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
94#if 0
95 // FIXME: can we use VGA reg instead?
96 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
97 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
98 __func__, dev_path(dev), link);
99 tempreg |= PCI_IO_BASE_VGA_EN;
100 }
101 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
102 tempreg |= PCI_IO_BASE_NO_ISA;
103 }
104#endif
105 for (i=0; i<node_nums; i++)
106 pci_write_config32(__f1_dev[i], reg, tempreg);
107}
108
109static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
110{
111 u32 i;
112 u32 tempreg;
113 /* io range allocation */
114 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
115 for (i=0; i<nodes; i++)
116 pci_write_config32(__f1_dev[i], reg+4, tempreg);
117 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
118 for (i=0; i<node_nums; i++)
119 pci_write_config32(__f1_dev[i], reg, tempreg);
120}
121
122static device_t get_node_pci(u32 nodeid, u32 fn)
123{
zbaod4627362012-07-23 19:49:40 +0800124#if MAX_NODE_NUMS + CONFIG_CDB >= 32
125 if ((CONFIG_CDB + nodeid) < 32) {
zbao2c08f6a2012-07-02 15:32:58 +0800126 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
127 } else {
128 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
129 }
130#else
131 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
132#endif
133}
134
135static void get_fx_devs(void)
136{
137 int i;
138 for (i = 0; i < MAX_NODE_NUMS; i++) {
139 __f0_dev[i] = get_node_pci(i, 0);
140 __f1_dev[i] = get_node_pci(i, 1);
141 __f2_dev[i] = get_node_pci(i, 2);
142 __f4_dev[i] = get_node_pci(i, 4);
143 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
144 fx_devs = i+1;
145 }
146 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
147 die("Cannot find 0:0x18.[0|1]\n");
148 }
149 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
150}
151
152static u32 f1_read_config32(unsigned reg)
153{
154 if (fx_devs == 0)
155 get_fx_devs();
156 return pci_read_config32(__f1_dev[0], reg);
157}
158
159static void f1_write_config32(unsigned reg, u32 value)
160{
161 int i;
162 if (fx_devs == 0)
163 get_fx_devs();
164 for(i = 0; i < fx_devs; i++) {
165 device_t dev;
166 dev = __f1_dev[i];
167 if (dev && dev->enabled) {
168 pci_write_config32(dev, reg, value);
169 }
170 }
171}
172
173static u32 amdfam15_nodeid(device_t dev)
174{
175#if MAX_NODE_NUMS == 64
176 unsigned busn;
177 busn = dev->bus->secondary;
178 if (busn != CONFIG_CBB) {
179 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
180 } else {
181 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
182 }
183
184#else
185 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
186#endif
187}
188
189static void set_vga_enable_reg(u32 nodeid, u32 linkn)
190{
191 u32 val;
192
193 val = 1 | (nodeid<<4) | (linkn<<12);
194 /* it will routing
195 * (1)mmio 0xa0000:0xbffff
196 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
197 */
198 f1_write_config32(0xf4, val);
199
200}
201
202/**
203 * @return
204 * @retval 2 resoure not exist, usable
205 * @retval 0 resource exist, not usable
206 * @retval 1 resource exist, resource has been allocated before
207 */
208static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
209 unsigned goal_link)
210{
211 struct resource *res;
212 unsigned nodeid, link = 0;
213 int result;
214 res = 0;
215 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
216 device_t dev;
217 dev = __f0_dev[nodeid];
218 if (!dev)
219 continue;
220 for (link = 0; !res && (link < 8); link++) {
221 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
222 }
223 }
224 result = 2;
225 if (res) {
226 result = 0;
227 if ((goal_link == (link - 1)) &&
228 (goal_nodeid == (nodeid - 1)) &&
229 (res->flags <= 1)) {
230 result = 1;
231 }
232 }
233 return result;
234}
235
236static struct resource *amdfam15_find_iopair(device_t dev, unsigned nodeid, unsigned link)
237{
238 struct resource *resource;
239 u32 free_reg, reg;
240 resource = 0;
241 free_reg = 0;
242 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
243 int result;
244 result = reg_useable(reg, dev, nodeid, link);
245 if (result == 1) {
246 /* I have been allocated this one */
247 break;
248 }
249 else if (result > 1) {
250 /* I have a free register pair */
251 free_reg = reg;
252 }
253 }
254 if (reg > 0xd8) {
255 reg = free_reg; // if no free, the free_reg still be 0
256 }
257
258 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
259
260 return resource;
261}
262
263static struct resource *amdfam15_find_mempair(device_t dev, u32 nodeid, u32 link)
264{
265 struct resource *resource;
266 u32 free_reg, reg;
267 resource = 0;
268 free_reg = 0;
269 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
270 int result;
271 result = reg_useable(reg, dev, nodeid, link);
272 if (result == 1) {
273 /* I have been allocated this one */
274 break;
275 }
276 else if (result > 1) {
277 /* I have a free register pair */
278 free_reg = reg;
279 }
280 }
281 if (reg > 0xb8) {
282 reg = free_reg;
283 }
284
285 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
286 return resource;
287}
288
289static void amdfam15_link_read_bases(device_t dev, u32 nodeid, u32 link)
290{
291 struct resource *resource;
292
293 /* Initialize the io space constraints on the current bus */
294 resource = amdfam15_find_iopair(dev, nodeid, link);
295 if (resource) {
296 u32 align;
297 align = log2(HT_IO_HOST_ALIGN);
298 resource->base = 0;
299 resource->size = 0;
300 resource->align = align;
301 resource->gran = align;
302 resource->limit = 0xffffUL;
303 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
304 }
305
306 /* Initialize the prefetchable memory constraints on the current bus */
307 resource = amdfam15_find_mempair(dev, nodeid, link);
308 if (resource) {
309 resource->base = 0;
310 resource->size = 0;
311 resource->align = log2(HT_MEM_HOST_ALIGN);
312 resource->gran = log2(HT_MEM_HOST_ALIGN);
313 resource->limit = 0xffffffffffULL;
314 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
315 resource->flags |= IORESOURCE_BRIDGE;
316 }
317
318 /* Initialize the memory constraints on the current bus */
319 resource = amdfam15_find_mempair(dev, nodeid, link);
320 if (resource) {
321 resource->base = 0;
322 resource->size = 0;
323 resource->align = log2(HT_MEM_HOST_ALIGN);
324 resource->gran = log2(HT_MEM_HOST_ALIGN);
325 resource->limit = 0xffffffffffULL;
326 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
327 }
328
329}
330
Steven Sherkf4340582013-01-29 16:13:35 -0700331static void nb_read_resources(device_t dev)
zbao2c08f6a2012-07-02 15:32:58 +0800332{
333 u32 nodeid;
334 struct bus *link;
335
336 nodeid = amdfam15_nodeid(dev);
337 for (link = dev->link_list; link; link = link->next) {
338 if (link->children) {
339 amdfam15_link_read_bases(dev, nodeid, link->link_num);
340 }
341 }
Steven Sherk1cbabb02013-02-01 09:22:35 -0700342
343 /*
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800344 * This MMCONF resource must be reserved in the PCI domain.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700345 * It is not honored by the coreboot resource allocator if it is in
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800346 * the CPU_CLUSTER.
Steven Sherk1cbabb02013-02-01 09:22:35 -0700347 */
348#if CONFIG_MMCONF_SUPPORT
349 struct resource *resource = new_resource(dev, 0xc0010058);
350 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
351 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096 * 256;
352 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
353 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
354#endif
zbao2c08f6a2012-07-02 15:32:58 +0800355}
356
357static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
358{
359 resource_t rbase, rend;
360 unsigned reg, link_num;
361 char buf[50];
362
363 /* Make certain the resource has actually been set */
364 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
365 return;
366 }
367
368 /* If I have already stored this resource don't worry about it */
369 if (resource->flags & IORESOURCE_STORED) {
370 return;
371 }
372
373 /* Only handle PCI memory and IO resources */
374 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
375 return;
376
377 /* Ensure I am actually looking at a resource of function 1 */
378 if ((resource->index & 0xffff) < 0x1000) {
379 return;
380 }
381 /* Get the base address */
382 rbase = resource->base;
383
384 /* Get the limit (rounded up) */
385 rend = resource_end(resource);
386
387 /* Get the register and link */
388 reg = resource->index & 0xfff; // 4k
389 link_num = IOINDEX_LINK(resource->index);
390
391 if (resource->flags & IORESOURCE_IO) {
392 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
393 }
394 else if (resource->flags & IORESOURCE_MEM) {
395 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums) ;// [39:8]
396 }
397 resource->flags |= IORESOURCE_STORED;
Vladimir Serbinenkoa37383d2013-11-26 02:41:26 +0100398 snprintf(buf, sizeof (buf), " <node %x link %x>",
zbao2c08f6a2012-07-02 15:32:58 +0800399 nodeid, link_num);
400 report_resource_stored(dev, resource, buf);
401}
402
403/**
404 * I tried to reuse the resource allocation code in set_resource()
405 * but it is too difficult to deal with the resource allocation magic.
406 */
407
408static void create_vga_resource(device_t dev, unsigned nodeid)
409{
410 struct bus *link;
411
412 /* find out which link the VGA card is connected,
413 * we only deal with the 'first' vga card */
414 for (link = dev->link_list; link; link = link->next) {
415 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
zbaod59d6242012-07-23 19:41:03 +0800416#if CONFIG_MULTIPLE_VGA_ADAPTERS
zbao2c08f6a2012-07-02 15:32:58 +0800417 extern device_t vga_pri; // the primary vga device, defined in device.c
418 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
419 link->secondary,link->subordinate);
420 /* We need to make sure the vga_pri is under the link */
421 if((vga_pri->bus->secondary >= link->secondary ) &&
422 (vga_pri->bus->secondary <= link->subordinate )
423 )
424#endif
425 break;
426 }
427 }
428
429 /* no VGA card installed */
430 if (link == NULL)
431 return;
432
433 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
434 set_vga_enable_reg(nodeid, sblink);
435}
436
Steven Sherkf4340582013-01-29 16:13:35 -0700437static void nb_set_resources(device_t dev)
zbao2c08f6a2012-07-02 15:32:58 +0800438{
439 unsigned nodeid;
440 struct bus *bus;
441 struct resource *res;
442
443 /* Find the nodeid */
444 nodeid = amdfam15_nodeid(dev);
445
446 create_vga_resource(dev, nodeid); //TODO: do we need this?
447
448 /* Set each resource we have found */
449 for (res = dev->resource_list; res; res = res->next) {
450 set_resource(dev, res, nodeid);
451 }
452
453 for (bus = dev->link_list; bus; bus = bus->next) {
454 if (bus->children) {
455 assign_resources(bus);
456 }
457 }
Steven Sherk1cbabb02013-02-01 09:22:35 -0700458
459 /* Print the MMCONF region if it has been reserved. */
460 res = find_resource(dev, 0xc0010058);
461 if (res) {
462 report_resource_stored(dev, res, " <mmconfig>");
463 }
zbao2c08f6a2012-07-02 15:32:58 +0800464}
465
466static void northbridge_init(struct device *dev)
467{
468}
469
zbaod59d6242012-07-23 19:41:03 +0800470
zbao2c08f6a2012-07-02 15:32:58 +0800471static struct device_operations northbridge_operations = {
Steven Sherkf4340582013-01-29 16:13:35 -0700472 .read_resources = nb_read_resources,
473 .set_resources = nb_set_resources,
zbao2c08f6a2012-07-02 15:32:58 +0800474 .enable_resources = pci_dev_enable_resources,
475 .init = northbridge_init,
zbao2c08f6a2012-07-02 15:32:58 +0800476 .enable = 0,
477 .ops_pci = 0,
478};
479
480static const struct pci_driver family15_northbridge __pci_driver = {
481 .ops = &northbridge_operations,
482 .vendor = PCI_VENDOR_ID_AMD,
483 .device = PCI_DEVICE_ID_AMD_15H_MODEL_001F_NB_HT,
484};
485
486static const struct pci_driver family10_northbridge __pci_driver = {
487 .ops = &northbridge_operations,
488 .vendor = PCI_VENDOR_ID_AMD,
489 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
490};
491
492struct chip_operations northbridge_amd_agesa_family15tn_ops = {
493 CHIP_NAME("AMD FAM15 Northbridge")
494 .enable_dev = 0,
495};
496
497static void domain_read_resources(device_t dev)
498{
499 unsigned reg;
500
501 /* Find the already assigned resource pairs */
502 get_fx_devs();
503 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
504 u32 base, limit;
505 base = f1_read_config32(reg);
506 limit = f1_read_config32(reg + 0x04);
507 /* Is this register allocated? */
508 if ((base & 3) != 0) {
509 unsigned nodeid, reg_link;
510 device_t reg_dev;
511 if (reg<0xc0) { // mmio
512 nodeid = (limit & 0xf) + (base&0x30);
513 } else { // io
514 nodeid = (limit & 0xf) + ((base>>4)&0x30);
515 }
516 reg_link = (limit >> 4) & 7;
517 reg_dev = __f0_dev[nodeid];
518 if (reg_dev) {
519 /* Reserve the resource */
520 struct resource *res;
521 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
522 if (res) {
523 res->flags = 1;
524 }
525 }
526 }
527 }
528 /* FIXME: do we need to check extend conf space?
529 I don't believe that much preset value */
530
zbaod59d6242012-07-23 19:41:03 +0800531#if !CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800532 pci_domain_read_resources(dev);
533
534#else
535 struct bus *link;
536 struct resource *resource;
537 for (link=dev->link_list; link; link = link->next) {
538 /* Initialize the system wide io space constraints */
539 resource = new_resource(dev, 0|(link->link_num<<2));
540 resource->base = 0x400;
541 resource->limit = 0xffffUL;
542 resource->flags = IORESOURCE_IO;
543
544 /* Initialize the system wide prefetchable memory resources constraints */
545 resource = new_resource(dev, 1|(link->link_num<<2));
546 resource->limit = 0xfcffffffffULL;
547 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
548
549 /* Initialize the system wide memory resources constraints */
550 resource = new_resource(dev, 2|(link->link_num<<2));
551 resource->limit = 0xfcffffffffULL;
552 resource->flags = IORESOURCE_MEM;
553 }
554#endif
555}
556
zbao2c08f6a2012-07-02 15:32:58 +0800557static void domain_enable_resources(device_t dev)
558{
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300559 if (acpi_is_wakeup_s3())
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +0300560 AGESAWRAPPER(fchs3laterestore);
zbao2c08f6a2012-07-02 15:32:58 +0800561
562 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkki7b23ae02014-07-04 16:14:37 +0300563 if (!acpi_is_wakeup_s3())
564 AGESAWRAPPER(amdinitmid);
zbao2c08f6a2012-07-02 15:32:58 +0800565
Mike Loptiene133aab2013-01-30 16:00:43 -0700566 printk(BIOS_DEBUG, " ader - leaving %s.\n", __func__);
zbao2c08f6a2012-07-02 15:32:58 +0800567}
568
569#if CONFIG_HW_MEM_HOLE_SIZEK != 0
570struct hw_mem_hole_info {
571 unsigned hole_startk;
572 int node_id;
573};
574static struct hw_mem_hole_info get_hw_mem_hole_info(void)
575{
576 struct hw_mem_hole_info mem_hole;
577 int i;
578 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
579 mem_hole.node_id = -1;
580 for (i = 0; i < node_nums; i++) {
581 dram_base_mask_t d;
582 u32 hole;
583 d = get_dram_base_mask(i);
584 if (!(d.mask & 1)) continue; // no memory on this node
585 hole = pci_read_config32(__f1_dev[i], 0xf0);
586 if (hole & 1) { // we find the hole
587 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
588 mem_hole.node_id = i; // record the node No with hole
589 break; // only one hole
590 }
591 }
Kyösti Mälkki2f9b3af2014-06-26 05:30:54 +0300592
593 /* We need to double check if there is special set on base reg and limit reg
594 * are not continuous instead of hole, it will find out its hole_startk.
595 */
zbao2c08f6a2012-07-02 15:32:58 +0800596 if (mem_hole.node_id == -1) {
597 resource_t limitk_pri = 0;
598 for (i=0; i<node_nums; i++) {
599 dram_base_mask_t d;
600 resource_t base_k, limit_k;
601 d = get_dram_base_mask(i);
602 if (!(d.base & 1)) continue;
603 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
604 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
605 if (limitk_pri != base_k) { // we find the hole
606 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
607 mem_hole.node_id = i;
608 break; //only one hole
609 }
zbao15dc3cc2012-08-03 15:56:21 +0800610 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
zbao2c08f6a2012-07-02 15:32:58 +0800611 limitk_pri = limit_k;
612 }
613 }
614 return mem_hole;
615}
616#endif
617
zbao405cfe22012-07-23 19:44:29 +0800618#define ONE_MB_SHIFT 20
zbao6db7f342012-07-19 16:38:12 +0800619
Kyösti Mälkki6b5eb1c2012-07-19 19:26:43 +0300620static void setup_uma_memory(void)
zbao6db7f342012-07-19 16:38:12 +0800621{
622#if CONFIG_GFXUMA
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300623 uint32_t topmem = (uint32_t) bsp_topmem();
zbao6db7f342012-07-19 16:38:12 +0800624 uint32_t sys_mem;
625
zbao6db7f342012-07-19 16:38:12 +0800626 /* refer to UMA Size Consideration in Family15h BKDG. */
627 /* Please reference MemNGetUmaSizeOR () */
628 /*
629 * Total system memory UMASize
630 * >= 2G 512M
631 * >=1G 256M
632 * <1G 64M
633 */
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300634 sys_mem = topmem + (16 << ONE_MB_SHIFT); // Ignore 16MB allocated for C6 when finding UMA size
635 if ((bsp_topmem2()>>32) || (sys_mem >= 2048 << ONE_MB_SHIFT)) {
zbao405cfe22012-07-23 19:44:29 +0800636 uma_memory_size = 512 << ONE_MB_SHIFT;
637 } else if (sys_mem >= 1024 << ONE_MB_SHIFT) {
638 uma_memory_size = 256 << ONE_MB_SHIFT;
zbao6db7f342012-07-19 16:38:12 +0800639 } else {
zbao405cfe22012-07-23 19:44:29 +0800640 uma_memory_size = 64 << ONE_MB_SHIFT;
zbao6db7f342012-07-19 16:38:12 +0800641 }
Kyösti Mälkkidbc47392012-08-05 12:11:40 +0300642 uma_memory_base = topmem - uma_memory_size; /* TOP_MEM1 */
zbao6db7f342012-07-19 16:38:12 +0800643
644 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
645 __func__, uma_memory_size, uma_memory_base);
zbao6db7f342012-07-19 16:38:12 +0800646#endif
647}
648
649
zbao2c08f6a2012-07-02 15:32:58 +0800650static void domain_set_resources(device_t dev)
651{
zbaod59d6242012-07-23 19:41:03 +0800652#if CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800653 struct resource *io, *mem1, *mem2;
654 struct resource *res;
655#endif
656 unsigned long mmio_basek;
657 u32 pci_tolm;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300658 u64 ramtop = 0;
zbao2c08f6a2012-07-02 15:32:58 +0800659 int i, idx;
660 struct bus *link;
661#if CONFIG_HW_MEM_HOLE_SIZEK != 0
662 struct hw_mem_hole_info mem_hole;
663 u32 reset_memhole = 1;
664#endif
665
zbaod59d6242012-07-23 19:41:03 +0800666#if CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800667
668 for (link = dev->link_list; link; link = link->next) {
669 /* Now reallocate the pci resources memory with the
670 * highest addresses I can manage.
671 */
672 mem1 = find_resource(dev, 1|(link->link_num<<2));
673 mem2 = find_resource(dev, 2|(link->link_num<<2));
674
675 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
676 mem1->base, mem1->limit, mem1->size, mem1->align);
677 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
678 mem2->base, mem2->limit, mem2->size, mem2->align);
679
680 /* See if both resources have roughly the same limits */
681 if (((mem1->limit <= 0xffffffff) && (mem2->limit <= 0xffffffff)) ||
682 ((mem1->limit > 0xffffffff) && (mem2->limit > 0xffffffff)))
683 {
684 /* If so place the one with the most stringent alignment first */
685 if (mem2->align > mem1->align) {
686 struct resource *tmp;
687 tmp = mem1;
688 mem1 = mem2;
689 mem2 = tmp;
690 }
691 /* Now place the memory as high up as it will go */
692 mem2->base = resource_max(mem2);
693 mem1->limit = mem2->base - 1;
694 mem1->base = resource_max(mem1);
695 }
696 else {
697 /* Place the resources as high up as they will go */
698 mem2->base = resource_max(mem2);
699 mem1->base = resource_max(mem1);
700 }
701
702 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
703 mem1->base, mem1->limit, mem1->size, mem1->align);
704 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
705 mem2->base, mem2->limit, mem2->size, mem2->align);
706 }
707
708 for (res = &dev->resource_list; res; res = res->next)
709 {
710 res->flags |= IORESOURCE_ASSIGNED;
711 res->flags |= IORESOURCE_STORED;
712 report_resource_stored(dev, res, "");
713 }
714#endif
715
716 pci_tolm = 0xffffffffUL;
717 for (link = dev->link_list; link; link = link->next) {
718 pci_tolm = find_pci_tolm(link);
719 }
720
721 // FIXME handle interleaved nodes. If you fix this here, please fix
722 // amdk8, too.
723 mmio_basek = pci_tolm >> 10;
724 /* Round mmio_basek to something the processor can support */
725 mmio_basek &= ~((1 << 6) -1);
726
727 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
728 // MMIO hole. If you fix this here, please fix amdk8, too.
729 /* Round the mmio hole to 64M */
730 mmio_basek &= ~((64*1024) - 1);
731
732#if CONFIG_HW_MEM_HOLE_SIZEK != 0
733 /* if the hw mem hole is already set in raminit stage, here we will compare
734 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
735 * use hole_basek as mmio_basek and we don't need to reset hole.
736 * otherwise We reset the hole to the mmio_basek
737 */
738
739 mem_hole = get_hw_mem_hole_info();
740
741 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
742 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
743 mmio_basek = mem_hole.hole_startk;
744 reset_memhole = 0;
745 }
746#endif
747
748 idx = 0x10;
749 for (i = 0; i < node_nums; i++) {
750 dram_base_mask_t d;
751 resource_t basek, limitk, sizek; // 4 1T
752
753 d = get_dram_base_mask(i);
754
755 if (!(d.mask & 1)) continue;
756 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
zbao9fd183e2012-08-01 18:23:49 +0800757 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9 ;
zbao2c08f6a2012-07-02 15:32:58 +0800758
759 sizek = limitk - basek;
760
761 /* see if we need a hole from 0xa0000 to 0xbffff */
762 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
763 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
764 idx += 0x10;
765 basek = (8*64)+(16*16);
766 sizek = limitk - ((8*64)+(16*16));
767
768 }
769
770 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
771
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300772 /* split the region to accommodate pci memory space */
zbao2c08f6a2012-07-02 15:32:58 +0800773 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
774 if (basek <= mmio_basek) {
775 unsigned pre_sizek;
776 pre_sizek = mmio_basek - basek;
777 if (pre_sizek>0) {
778 ram_resource(dev, (idx | i), basek, pre_sizek);
779 idx += 0x10;
780 sizek -= pre_sizek;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300781 if (!ramtop)
782 ramtop = mmio_basek * 1024;
zbao2c08f6a2012-07-02 15:32:58 +0800783 }
784 basek = mmio_basek;
785 }
786 if ((basek + sizek) <= 4*1024*1024) {
787 sizek = 0;
788 }
789 else {
Siyuan Wang29840e22013-06-04 19:56:22 +0800790 uint64_t topmem2 = bsp_topmem2();
zbao2c08f6a2012-07-02 15:32:58 +0800791 basek = 4*1024*1024;
Siyuan Wang29840e22013-06-04 19:56:22 +0800792 sizek = topmem2/1024 - basek;
zbao2c08f6a2012-07-02 15:32:58 +0800793 }
794 }
795
zbao2c08f6a2012-07-02 15:32:58 +0800796 ram_resource(dev, (idx | i), basek, sizek);
797 idx += 0x10;
zbao2c08f6a2012-07-02 15:32:58 +0800798 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
799 i, mmio_basek, basek, limitk);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300800 if (!ramtop)
801 ramtop = limitk * 1024;
zbao2c08f6a2012-07-02 15:32:58 +0800802 }
803
Kyösti Mälkki63f8c082012-07-10 13:27:26 +0300804#if CONFIG_GFXUMA
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300805 set_top_of_ram(uma_memory_base);
Kyösti Mälkki63f8c082012-07-10 13:27:26 +0300806 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300807#else
808 set_top_of_ram(ramtop);
zbao2c08f6a2012-07-02 15:32:58 +0800809#endif
810
811 for(link = dev->link_list; link; link = link->next) {
812 if (link->children) {
813 assign_resources(link);
814 }
815 }
816}
817
818static struct device_operations pci_domain_ops = {
819 .read_resources = domain_read_resources,
820 .set_resources = domain_set_resources,
821 .enable_resources = domain_enable_resources,
822 .init = NULL,
823 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300824 .ops_pci_bus = pci_bus_default_ops,
zbao2c08f6a2012-07-02 15:32:58 +0800825};
826
827static void sysconf_init(device_t dev) // first node
828{
829 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
830 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
831}
832
833static void add_more_links(device_t dev, unsigned total_links)
834{
835 struct bus *link, *last = NULL;
836 int link_num;
837
838 for (link = dev->link_list; link; link = link->next)
839 last = link;
840
841 if (last) {
842 int links = total_links - last->link_num;
843 link_num = last->link_num;
844 if (links > 0) {
845 link = malloc(links*sizeof(*link));
846 if (!link)
847 die("Couldn't allocate more links!\n");
848 memset(link, 0, links*sizeof(*link));
849 last->next = link;
850 }
851 }
852 else {
853 link_num = -1;
854 link = malloc(total_links*sizeof(*link));
855 memset(link, 0, total_links*sizeof(*link));
856 dev->link_list = link;
857 }
858
859 for (link_num = link_num + 1; link_num < total_links; link_num++) {
860 link->link_num = link_num;
861 link->dev = dev;
862 link->next = link + 1;
863 last = link;
864 link = link->next;
865 }
866 last->next = NULL;
867}
868
zbao2c08f6a2012-07-02 15:32:58 +0800869static u32 cpu_bus_scan(device_t dev, u32 max)
870{
871 struct bus *cpu_bus;
872 device_t dev_mc;
873#if CONFIG_CBB
874 device_t pci_domain;
875#endif
876 int i,j;
877 int coreid_bits;
878 int core_max = 0;
879 unsigned ApicIdCoreIdSize;
880 unsigned core_nums;
881 int siblings = 0;
882 unsigned int family;
883
884#if CONFIG_CBB
885 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
886 if (dev_mc && dev_mc->bus) {
887 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
888 pci_domain = dev_mc->bus->dev;
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800889 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
zbao2c08f6a2012-07-02 15:32:58 +0800890 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
891 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
892 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
893 } else {
894 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
895 }
896 printk(BIOS_DEBUG, "\n");
897 }
898 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
899 if (!dev_mc) {
900 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
901 if (dev_mc && dev_mc->bus) {
902 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
903 pci_domain = dev_mc->bus->dev;
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800904 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
zbao2c08f6a2012-07-02 15:32:58 +0800905 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
906 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
907 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
908 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
909 while (dev_mc) {
910 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
911 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
912 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
913 dev_mc = dev_mc->sibling;
914 }
915 }
916 }
917 }
918 }
919#endif
920 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
921 if (!dev_mc) {
922 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
923 die("");
924 }
925 sysconf_init(dev_mc);
926#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
927 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
928 if (pci_domain->link_list && !pci_domain->link_list->next) {
929 struct bus *new_link = new_link(pci_domain);
930 pci_domain->link_list->next = new_link;
931 new_link->link_num = 1;
932 new_link->dev = pci_domain;
933 new_link->children = 0;
934 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
935 }
936 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
937 }
938#endif
939
940 /* Get Max Number of cores(MNC) */
941 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
942 core_max = 1 << (coreid_bits & 0x000F); //mnc
943
944 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
945 if (ApicIdCoreIdSize) {
946 core_nums = (1 << ApicIdCoreIdSize) - 1;
947 } else {
948 core_nums = 3; //quad core
949 }
950
951 /* Find which cpus are present */
952 cpu_bus = dev->link_list;
953 for (i = 0; i < node_nums; i++) {
Kyösti Mälkkicd9fc1a2012-07-06 19:02:56 +0300954 device_t cdb_dev;
zbao2c08f6a2012-07-02 15:32:58 +0800955 unsigned busn, devn;
956 struct bus *pbus;
957
958 busn = CONFIG_CBB;
959 devn = CONFIG_CDB + i;
960 pbus = dev_mc->bus;
961#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
962 if (i >= 32) {
963 busn--;
964 devn -= 32;
965 pbus = pci_domain->link_list->next;
966 }
967#endif
968
969 /* Find the cpu's pci device */
970 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
971 if (!cdb_dev) {
972 /* If I am probing things in a weird order
973 * ensure all of the cpu's pci devices are found.
974 */
975 int fn;
976 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
977 cdb_dev = pci_probe_dev(NULL, pbus,
978 PCI_DEVFN(devn, fn));
979 }
980 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
981 } else {
982 /* Ok, We need to set the links for that device.
983 * otherwise the device under it will not be scanned
984 */
985 int linknum;
zbaod59d6242012-07-23 19:41:03 +0800986#if CONFIG_HT3_SUPPORT
zbao2c08f6a2012-07-02 15:32:58 +0800987 linknum = 8;
988#else
989 linknum = 4;
990#endif
991 add_more_links(cdb_dev, linknum);
992 }
993
994 family = cpuid_eax(1);
995 family = (family >> 20) & 0xFF;
996 if (family == 1) { //f10
997 u32 dword;
998 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
999 dword = pci_read_config32(cdb_dev, 0xe8);
1000 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1001 } else if (family == 6) {//f15
1002 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1003 if (cdb_dev && cdb_dev->enabled) {
1004 siblings = pci_read_config32(cdb_dev, 0x84);
1005 siblings &= 0xFF;
1006 }
1007 } else {
1008 siblings = 0; //default one core
1009 }
Kyösti Mälkkicd9fc1a2012-07-06 19:02:56 +03001010 int enable_node = cdb_dev && cdb_dev->enabled;
zbao2c08f6a2012-07-02 15:32:58 +08001011 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1012 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1013
1014 for (j = 0; j <= siblings; j++ ) {
1015 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1016 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1017 u32 lapicid_start = 0;
1018
zbao2c08f6a2012-07-02 15:32:58 +08001019 /*
1020 * APIC ID calucation is tightly coupled with AGESA v5 code.
1021 * This calculation MUST match the assignment calculation done
1022 * in LocalApicInitializationAtEarly() function.
1023 * And reference GetLocalApicIdForCore()
1024 *
1025 * Apply apic enumeration rules
1026 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1027 * put the local-APICs at m..z
1028 *
1029 * This is needed because many IO-APIC devices only have 4 bits
1030 * for their APIC id and therefore must reside at 0..15
1031 */
1032#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1033#define CFG_PLAT_NUM_IO_APICS 3
1034#endif
1035 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1036 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1037 lapicid_start = (lapicid_start + 1) * core_max;
1038 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1039 }
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001040 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
zbao2c08f6a2012-07-02 15:32:58 +08001041 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001042 i, j, apic_id);
zbao2c08f6a2012-07-02 15:32:58 +08001043
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +03001044 device_t cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
1045 if (cpu)
1046 amd_cpu_topology(cpu, i, j);
zbao2c08f6a2012-07-02 15:32:58 +08001047 } //j
1048 }
1049 return max;
1050}
1051
1052static void cpu_bus_init(device_t dev)
1053{
1054 initialize_cpus(dev->link_list);
1055}
1056
zbao2c08f6a2012-07-02 15:32:58 +08001057static void cpu_bus_read_resources(device_t dev)
1058{
zbao2c08f6a2012-07-02 15:32:58 +08001059}
1060
1061static void cpu_bus_set_resources(device_t dev)
1062{
zbao2c08f6a2012-07-02 15:32:58 +08001063}
1064
1065static struct device_operations cpu_bus_ops = {
1066 .read_resources = cpu_bus_read_resources,
1067 .set_resources = cpu_bus_set_resources,
Edward O'Callaghan812d2a42014-10-31 08:17:23 +11001068 .enable_resources = DEVICE_NOOP,
zbao2c08f6a2012-07-02 15:32:58 +08001069 .init = cpu_bus_init,
1070 .scan_bus = cpu_bus_scan,
1071};
1072
1073static void root_complex_enable_dev(struct device *dev)
1074{
Kyösti Mälkki87213b62012-08-27 20:00:33 +03001075 static int done = 0;
1076
1077 /* Do not delay UMA setup, as a device on the PCI bus may evaluate
1078 the global uma_memory variables already in its enable function. */
1079 if (!done) {
1080 setup_bsp_ramtop();
1081 setup_uma_memory();
1082 done = 1;
1083 }
1084
zbao2c08f6a2012-07-02 15:32:58 +08001085 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -08001086 if (dev->path.type == DEVICE_PATH_DOMAIN) {
zbao2c08f6a2012-07-02 15:32:58 +08001087 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -08001088 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
zbao2c08f6a2012-07-02 15:32:58 +08001089 dev->ops = &cpu_bus_ops;
1090 }
1091}
1092
1093struct chip_operations northbridge_amd_agesa_family15tn_root_complex_ops = {
1094 CHIP_NAME("AMD FAM15 Root Complex")
1095 .enable_dev = root_complex_enable_dev,
1096};
Dave Frodincbf3d402012-12-05 08:20:12 -07001097
1098/********************************************************************
1099* Change the vendor / device IDs to match the generic VBIOS header.
1100********************************************************************/
1101u32 map_oprom_vendev(u32 vendev)
1102{
1103 u32 new_vendev=vendev;
1104
1105 switch(vendev) {
Bruce Griffith42e11f52013-07-08 18:19:08 -06001106 case 0x10029900: /* AMD Radeon HD 7660G (Trinity) */
1107 case 0x10029901: /* AMD Radeon HD 7660D (Trinity) */
1108 case 0x10029903: /* AMD Radeon HD 7640G (Trinity) */
1109 case 0x10029904: /* AMD Radeon HD 7560D (Trinity) */
1110 case 0x10029907: /* AMD Radeon HD 7620G (Trinity) */
1111 case 0x10029908: /* AMD Radeon HD 7600G (Trinity) */
1112 case 0x1002990A: /* AMD Radeon HD 7500G (Trinity) */
1113 case 0x1002990B: /* AMD Radeon HD 8650G (Richland) */
1114 case 0x1002990C: /* AMD Radeon HD 8670D (Richland) */
1115 case 0x1002990D: /* AMD Radeon HD 8550G (Richland) */
1116 case 0x1002990E: /* AMD Radeon HD 8570D (Richland) */
1117 case 0x1002990F: /* AMD Radeon HD 8610G (Richland) */
1118 case 0x10029910: /* AMD Radeon HD 7660G (Trinity) */
1119 case 0x10029913: /* AMD Radeon HD 7640G (Trinity) */
1120 case 0x10029917: /* AMD Radeon HD 7620G (Trinity) */
1121 case 0x10029918: /* AMD Radeon HD 7600G (Trinity) */
1122 case 0x10029919: /* AMD Radeon HD 7500G (Trinity) */
1123 case 0x10029990: /* AMD Radeon HD 7520G (Trinity) */
1124 case 0x10029991: /* AMD Radeon HD 7540D (Trinity) */
1125 case 0x10029992: /* AMD Radeon HD 7420G (Trinity) */
1126 case 0x10029993: /* AMD Radeon HD 7480D (Trinity) */
1127 case 0x10029994: /* AMD Radeon HD 7400G (Trinity) */
1128 case 0x10029995: /* AMD Radeon HD 8450G (Richland) */
1129 case 0x10029996: /* AMD Radeon HD 8470D (Richland) */
1130 case 0x10029997: /* AMD Radeon HD 8350G (Richland) */
1131 case 0x10029998: /* AMD Radeon HD 8370D (Richland) */
1132 case 0x10029999: /* AMD Radeon HD 8510G (Richland) */
1133 case 0x1002999A: /* AMD Radeon HD 8410G (Richland) */
1134 case 0x1002999B: /* AMD Radeon HD 8310G (Richland) */
1135 case 0x1002999C: /* AMD Radeon HD 8650D (Richland) */
1136 case 0x1002999D: /* AMD Radeon HD 8550D (Richland) */
1137 case 0x100299A0: /* AMD Radeon HD 7520G (Trinity) */
1138 case 0x100299A2: /* AMD Radeon HD 7420G (Trinity) */
1139 case 0x100299A4: /* AMD Radeon HD 7400G (Trinity) */
Dave Frodin7e5494c2014-07-09 15:40:15 -06001140 new_vendev=0x10029901;
Dave Frodincbf3d402012-12-05 08:20:12 -07001141 break;
1142 }
1143
1144 return new_vendev;
1145}