blob: 044a1b05ca7f039739f6b263041185d363c679bb [file] [log] [blame]
Marc Jones1587dc82017-05-15 18:55:11 -06001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015-2016 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020016#include <device/pci_ops.h>
Marc Jonesd6a82002018-03-31 22:46:57 -060017#include <arch/ioapic.h>
Marc Jones1587dc82017-05-15 18:55:11 -060018#include <arch/acpi.h>
19#include <arch/acpigen.h>
20#include <cbmem.h>
Marc Jones1587dc82017-05-15 18:55:11 -060021#include <console/console.h>
Marc Jones1587dc82017-05-15 18:55:11 -060022#include <cpu/amd/mtrr.h>
Marshall Dawson154239a2017-11-02 09:49:30 -060023#include <cpu/x86/lapic_def.h>
Marshall Dawsonf82aa102017-09-20 18:01:41 -060024#include <cpu/x86/msr.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020025#include <cpu/amd/msr.h>
Marc Jones1587dc82017-05-15 18:55:11 -060026#include <device/device.h>
27#include <device/pci.h>
28#include <device/pci_ids.h>
Marshall Dawson8f2a7e02017-11-01 11:44:48 -060029#include <romstage_handoff.h>
Richard Spiegel0ad74ac2017-12-08 16:53:29 -070030#include <amdblocks/agesawrapper.h>
31#include <amdblocks/agesawrapper_call.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070032#include <agesa_headers.h>
Marshall Dawson653f7602018-09-04 13:25:39 -060033#include <soc/cpu.h>
Marc Jones1587dc82017-05-15 18:55:11 -060034#include <soc/northbridge.h>
Marshall Dawson154239a2017-11-02 09:49:30 -060035#include <soc/southbridge.h>
Marshall Dawson38bded02017-09-01 09:54:48 -060036#include <soc/pci_devs.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070037#include <soc/iomap.h>
Marc Jones1587dc82017-05-15 18:55:11 -060038#include <stdint.h>
39#include <stdlib.h>
40#include <string.h>
Marshall Dawson653f7602018-09-04 13:25:39 -060041#include <arch/bert_storage.h>
Marc Jones1587dc82017-05-15 18:55:11 -060042
Elyes HAOUASc3385072019-03-21 15:38:06 +010043#include "chip.h"
44
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020045static void set_io_addr_reg(struct device *dev, u32 nodeid, u32 linkn, u32 reg,
Marc Jones1587dc82017-05-15 18:55:11 -060046 u32 io_min, u32 io_max)
47{
48 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060049
Marshall Dawson4e101ad2017-06-15 12:17:38 -060050 /* io range allocation. Limit */
51 tempreg = (nodeid & 0xf) | ((nodeid & 0x30) << (8 - 4)) | (linkn << 4)
52 | ((io_max & 0xf0) << (12 - 4));
Richard Spiegel41baf0c2018-10-22 13:57:18 -070053 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marshall Dawson4e101ad2017-06-15 12:17:38 -060054 tempreg = 3 | ((io_min & 0xf0) << (12 - 4)); /* base: ISA and VGA ? */
Richard Spiegel41baf0c2018-10-22 13:57:18 -070055 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060056}
57
Marshall Dawson4e101ad2017-06-15 12:17:38 -060058static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index,
59 u32 mmio_min, u32 mmio_max)
Marc Jones1587dc82017-05-15 18:55:11 -060060{
61 u32 tempreg;
Marshall Dawson38bded02017-09-01 09:54:48 -060062
Marshall Dawson4e101ad2017-06-15 12:17:38 -060063 /* io range allocation. Limit */
64 tempreg = (nodeid & 0xf) | (linkn << 4) | (mmio_max & 0xffffff00);
Richard Spiegel41baf0c2018-10-22 13:57:18 -070065 pci_write_config32(SOC_ADDR_DEV, reg + 4, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060066 tempreg = 3 | (nodeid & 0x30) | (mmio_min & 0xffffff00);
Richard Spiegel41baf0c2018-10-22 13:57:18 -070067 pci_write_config32(SOC_ADDR_DEV, reg, tempreg);
Marc Jones1587dc82017-05-15 18:55:11 -060068}
69
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020070static void read_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -060071{
Marc Jonesd6a82002018-03-31 22:46:57 -060072 struct resource *res;
73
Marc Jones1587dc82017-05-15 18:55:11 -060074 /*
75 * This MMCONF resource must be reserved in the PCI domain.
76 * It is not honored by the coreboot resource allocator if it is in
77 * the CPU_CLUSTER.
78 */
Aaron Durbin3173d442017-11-03 12:14:25 -060079 mmconf_resource(dev, MMIO_CONF_BASE);
Marc Jonesd6a82002018-03-31 22:46:57 -060080
81 /* NB IOAPIC2 resource */
82 res = new_resource(dev, IO_APIC2_ADDR); /* IOAPIC2 */
83 res->base = IO_APIC2_ADDR;
84 res->size = 0x00001000;
85 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Marc Jones1587dc82017-05-15 18:55:11 -060086}
87
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070088static void set_resource(struct device *dev, struct resource *res, u32 nodeid)
Marc Jones1587dc82017-05-15 18:55:11 -060089{
90 resource_t rbase, rend;
Marshall Dawson4e101ad2017-06-15 12:17:38 -060091 unsigned int reg, link_num;
Marc Jones1587dc82017-05-15 18:55:11 -060092 char buf[50];
93
94 /* Make certain the resource has actually been set */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070095 if (!(res->flags & IORESOURCE_ASSIGNED))
Marc Jones1587dc82017-05-15 18:55:11 -060096 return;
97
98 /* If I have already stored this resource don't worry about it */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -070099 if (res->flags & IORESOURCE_STORED)
Marc Jones1587dc82017-05-15 18:55:11 -0600100 return;
101
102 /* Only handle PCI memory and IO resources */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700103 if (!(res->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
Marc Jones1587dc82017-05-15 18:55:11 -0600104 return;
105
106 /* Ensure I am actually looking at a resource of function 1 */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700107 if ((res->index & 0xffff) < 0x1000)
Marc Jones1587dc82017-05-15 18:55:11 -0600108 return;
109
110 /* Get the base address */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700111 rbase = res->base;
Marc Jones1587dc82017-05-15 18:55:11 -0600112
113 /* Get the limit (rounded up) */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700114 rend = resource_end(res);
Marc Jones1587dc82017-05-15 18:55:11 -0600115
116 /* Get the register and link */
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700117 reg = res->index & 0xfff; /* 4k */
118 link_num = IOINDEX_LINK(res->index);
Marc Jones1587dc82017-05-15 18:55:11 -0600119
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700120 if (res->flags & IORESOURCE_IO)
Marc Jones1587dc82017-05-15 18:55:11 -0600121 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700122 else if (res->flags & IORESOURCE_MEM)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600123 set_mmio_addr_reg(nodeid, link_num, reg,
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700124 (res->index >> 24), rbase >> 8, rend >> 8);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600125
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700126 res->flags |= IORESOURCE_STORED;
Marc Jones1587dc82017-05-15 18:55:11 -0600127 snprintf(buf, sizeof(buf), " <node %x link %x>",
128 nodeid, link_num);
Richard Spiegel2b7cd1d2018-10-22 14:39:37 -0700129 report_resource_stored(dev, res, buf);
Marc Jones1587dc82017-05-15 18:55:11 -0600130}
131
132/**
133 * I tried to reuse the resource allocation code in set_resource()
134 * but it is too difficult to deal with the resource allocation magic.
135 */
136
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200137static void create_vga_resource(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600138{
139 struct bus *link;
140
141 /* find out which link the VGA card is connected,
142 * we only deal with the 'first' vga card */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600143 for (link = dev->link_list ; link ; link = link->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600144 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
145 break;
Marc Jones1587dc82017-05-15 18:55:11 -0600146
147 /* no VGA card installed */
148 if (link == NULL)
149 return;
150
Marshall Dawsone2697de2017-09-06 10:46:36 -0600151 printk(BIOS_DEBUG, "VGA: %s has VGA device\n", dev_path(dev));
Marshall Dawson38bded02017-09-01 09:54:48 -0600152 /* Route A0000-BFFFF, IO 3B0-3BB 3C0-3DF */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700153 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
Marc Jones1587dc82017-05-15 18:55:11 -0600154}
155
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200156static void set_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600157{
158 struct bus *bus;
159 struct resource *res;
160
161
162 /* do we need this? */
163 create_vga_resource(dev);
164
165 /* Set each resource we have found */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600166 for (res = dev->resource_list ; res ; res = res->next)
Marc Jones1587dc82017-05-15 18:55:11 -0600167 set_resource(dev, res, 0);
Marc Jones1587dc82017-05-15 18:55:11 -0600168
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600169 for (bus = dev->link_list ; bus ; bus = bus->next)
170 if (bus->children)
Marc Jones1587dc82017-05-15 18:55:11 -0600171 assign_resources(bus);
Marc Jones1587dc82017-05-15 18:55:11 -0600172}
173
174static void northbridge_init(struct device *dev)
175{
Marc Jonesd6a82002018-03-31 22:46:57 -0600176 setup_ioapic((u8 *)IO_APIC2_ADDR, CONFIG_MAX_CPUS+1);
Marc Jones1587dc82017-05-15 18:55:11 -0600177}
178
Marshall Dawsone09caf62019-05-02 17:58:12 -0600179unsigned long acpi_fill_mcfg(unsigned long current)
180{
181
182 current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)current,
183 CONFIG_MMCONF_BASE_ADDRESS,
184 0,
185 0,
186 CONFIG_MMCONF_BUS_NUMBER);
187
188 return current;
189}
190
Marc Jones1587dc82017-05-15 18:55:11 -0600191static unsigned long acpi_fill_hest(acpi_hest_t *hest)
192{
193 void *addr, *current;
194
195 /* Skip the HEST header. */
196 current = (void *)(hest + 1);
197
198 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
199 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600200 current += acpi_create_hest_error_source(hest, current, 0,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700201 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600202
203 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
204 if (addr != NULL)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600205 current += acpi_create_hest_error_source(hest, current, 1,
Richard Spiegel271b8a52018-11-06 16:32:28 -0700206 (void *)((u32)addr + 2), *(uint16_t *)addr - 2);
Marc Jones1587dc82017-05-15 18:55:11 -0600207
208 return (unsigned long)current;
209}
210
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200211static void northbridge_fill_ssdt_generator(struct device *device)
Marc Jones1587dc82017-05-15 18:55:11 -0600212{
213 msr_t msr;
214 char pscope[] = "\\_SB.PCI0";
215
216 acpigen_write_scope(pscope);
217 msr = rdmsr(TOP_MEM);
218 acpigen_write_name_dword("TOM1", msr.lo);
219 msr = rdmsr(TOP_MEM2);
220 /*
221 * Since XP only implements parts of ACPI 2.0, we can't use a qword
222 * here.
223 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
224 * slide 22ff.
225 * Shift value right by 20 bit to make it fit into 32bit,
226 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
227 */
228 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
229 acpigen_pop_len();
230}
231
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200232static unsigned long agesa_write_acpi_tables(struct device *device,
Marc Jones1587dc82017-05-15 18:55:11 -0600233 unsigned long current,
234 acpi_rsdp_t *rsdp)
235{
236 acpi_srat_t *srat;
237 acpi_slit_t *slit;
238 acpi_header_t *ssdt;
239 acpi_header_t *alib;
240 acpi_header_t *ivrs;
241 acpi_hest_t *hest;
Marshall Dawson653f7602018-09-04 13:25:39 -0600242 acpi_bert_t *bert;
Marc Jones1587dc82017-05-15 18:55:11 -0600243
244 /* HEST */
245 current = ALIGN(current, 8);
246 hest = (acpi_hest_t *)current;
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700247 acpi_write_hest(hest, acpi_fill_hest);
Marc Jones1587dc82017-05-15 18:55:11 -0600248 acpi_add_table(rsdp, (void *)current);
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700249 current += hest->header.length;
Marc Jones1587dc82017-05-15 18:55:11 -0600250
Marshall Dawson653f7602018-09-04 13:25:39 -0600251 /* BERT */
Julius Wernercd49cce2019-03-05 16:53:33 -0800252 if (CONFIG(ACPI_BERT) && bert_errors_present()) {
Marshall Dawson653f7602018-09-04 13:25:39 -0600253 /* Skip the table if no errors are present. ACPI driver reports
254 * a table with a 0-length region:
255 * BERT: [Firmware Bug]: table invalid.
256 */
257 void *rgn;
258 size_t size;
259 bert_errors_region(&rgn, &size);
260 if (!rgn) {
261 printk(BIOS_ERR, "Error: Can't find BERT storage area\n");
262 } else {
263 current = ALIGN(current, 8);
264 bert = (acpi_bert_t *)current;
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700265 acpi_write_bert(bert, (uintptr_t)rgn, size);
Marshall Dawson653f7602018-09-04 13:25:39 -0600266 acpi_add_table(rsdp, (void *)current);
Richard Spiegel6a9e6cd2018-11-30 10:53:40 -0700267 current += bert->header.length;
Marshall Dawson653f7602018-09-04 13:25:39 -0600268 }
269 }
270
Marc Jones1587dc82017-05-15 18:55:11 -0600271 current = ALIGN(current, 8);
272 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
273 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
274 if (ivrs != NULL) {
275 memcpy((void *)current, ivrs, ivrs->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600276 ivrs = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600277 current += ivrs->length;
278 acpi_add_table(rsdp, ivrs);
279 } else {
280 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
281 }
282
283 /* SRAT */
284 current = ALIGN(current, 8);
285 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600286 srat = (acpi_srat_t *)agesawrapper_getlateinitptr(PICK_SRAT);
Marc Jones1587dc82017-05-15 18:55:11 -0600287 if (srat != NULL) {
288 memcpy((void *)current, srat, srat->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600289 srat = (acpi_srat_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600290 current += srat->header.length;
291 acpi_add_table(rsdp, srat);
292 } else {
293 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
294 }
295
296 /* SLIT */
297 current = ALIGN(current, 8);
298 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600299 slit = (acpi_slit_t *)agesawrapper_getlateinitptr(PICK_SLIT);
Marc Jones1587dc82017-05-15 18:55:11 -0600300 if (slit != NULL) {
301 memcpy((void *)current, slit, slit->header.length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600302 slit = (acpi_slit_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600303 current += slit->header.length;
304 acpi_add_table(rsdp, slit);
305 } else {
306 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
307 }
308
309 /* ALIB */
310 current = ALIGN(current, 16);
311 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600312 alib = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_ALIB);
Marc Jones1587dc82017-05-15 18:55:11 -0600313 if (alib != NULL) {
314 memcpy((void *)current, alib, alib->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600315 alib = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600316 current += alib->length;
317 acpi_add_table(rsdp, (void *)alib);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600318 } else {
319 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL."
320 " Skipping.\n");
Marc Jones1587dc82017-05-15 18:55:11 -0600321 }
322
Marc Jones1587dc82017-05-15 18:55:11 -0600323 current = ALIGN(current, 16);
324 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600325 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_PSTATE);
Marc Jones1587dc82017-05-15 18:55:11 -0600326 if (ssdt != NULL) {
327 memcpy((void *)current, ssdt, ssdt->length);
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600328 ssdt = (acpi_header_t *)current;
Marc Jones1587dc82017-05-15 18:55:11 -0600329 current += ssdt->length;
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600330 } else {
Marc Jones1587dc82017-05-15 18:55:11 -0600331 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
332 }
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600333 acpi_add_table(rsdp, ssdt);
Marc Jones1587dc82017-05-15 18:55:11 -0600334
335 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
336 return current;
337}
338
339static struct device_operations northbridge_operations = {
340 .read_resources = read_resources,
341 .set_resources = set_resources,
342 .enable_resources = pci_dev_enable_resources,
343 .init = northbridge_init,
344 .acpi_fill_ssdt_generator = northbridge_fill_ssdt_generator,
345 .write_acpi_tables = agesa_write_acpi_tables,
346 .enable = 0,
347 .ops_pci = 0,
348};
349
Richard Spiegel9247e862019-06-28 09:18:47 -0700350static const unsigned short pci_device_ids[] = {
351 PCI_DEVICE_ID_AMD_15H_MODEL_606F_NB_HT,
352 PCI_DEVICE_ID_AMD_15H_MODEL_707F_NB_HT,
353 0 };
354
Marc Jones1587dc82017-05-15 18:55:11 -0600355static const struct pci_driver family15_northbridge __pci_driver = {
356 .ops = &northbridge_operations,
357 .vendor = PCI_VENDOR_ID_AMD,
Richard Spiegel9247e862019-06-28 09:18:47 -0700358 .devices = pci_device_ids,
Marc Jones1587dc82017-05-15 18:55:11 -0600359};
360
Marshall Dawson154239a2017-11-02 09:49:30 -0600361/*
362 * Enable VGA cycles. Set memory ranges of the FCH legacy devices (TPM, HPET,
363 * BIOS RAM, Watchdog Timer, IOAPIC and ACPI) as non-posted. Set remaining
364 * MMIO to posted. Route all I/O to the southbridge.
365 */
366void amd_initcpuio(void)
367{
368 uintptr_t topmem = bsp_topmem();
369 uintptr_t base, limit;
370
371 /* Enable legacy video routing: D18F1xF4 VGA Enable */
372 pci_write_config32(SOC_ADDR_DEV, D18F1_VGAEN, VGA_ADDR_ENABLE);
373
374 /* Non-posted: range(HPET-LAPIC) or 0xfed00000 through 0xfee00000-1 */
375 base = (HPET_BASE_ADDRESS >> 8) | MMIO_WE | MMIO_RE;
376 limit = (ALIGN_DOWN(LOCAL_APIC_ADDR - 1, 64 * KiB) >> 8) | MMIO_NP;
377 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(0), limit);
378 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(0), base);
379
380 /* Remaining PCI hole posted MMIO: TOM-HPET (TOM through 0xfed00000-1 */
381 base = (topmem >> 8) | MMIO_WE | MMIO_RE;
382 limit = ALIGN_DOWN(HPET_BASE_ADDRESS - 1, 64 * KiB) >> 8;
383 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_LIMIT_LO(1), limit);
384 pci_write_config32(SOC_ADDR_DEV, NB_MMIO_BASE_LO(1), base);
385
386 /* Route all I/O downstream */
387 base = 0 | IO_WE | IO_RE;
388 limit = ALIGN_DOWN(0xffff, 4 * KiB);
389 pci_write_config32(SOC_ADDR_DEV, NB_IO_LIMIT(0), limit);
390 pci_write_config32(SOC_ADDR_DEV, NB_IO_BASE(0), base);
391}
392
Marc Jones1587dc82017-05-15 18:55:11 -0600393void fam15_finalize(void *chip_info)
394{
Marc Jones1587dc82017-05-15 18:55:11 -0600395 u32 value;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700396
397 /* TODO: move IOAPIC code to dsdt.asl */
398 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_INDEX, 0);
399 pci_write_config32(SOC_GNB_DEV, NB_IOAPIC_DATA, 5);
Marc Jones1587dc82017-05-15 18:55:11 -0600400
401 /* disable No Snoop */
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700402 value = pci_read_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS);
Richard Spiegel3d34ae32018-04-13 13:20:08 -0700403 value &= ~HDA_NO_SNOOP_EN;
Richard Spiegel41baf0c2018-10-22 13:57:18 -0700404 pci_write_config32(SOC_HDA0_DEV, HDA_DEV_CTRL_STATUS, value);
Marc Jones1587dc82017-05-15 18:55:11 -0600405}
406
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200407void domain_enable_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600408{
Marc Jones1587dc82017-05-15 18:55:11 -0600409 /* Must be called after PCI enumeration and resource allocation */
Marshall Dawson8f2a7e02017-11-01 11:44:48 -0600410 if (!romstage_handoff_is_resume())
Kyösti Mälkki6e512c42018-06-14 06:57:05 +0300411 do_agesawrapper(AMD_INIT_MID, "amdinitmid");
Marc Jones1587dc82017-05-15 18:55:11 -0600412}
413
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200414void domain_set_resources(struct device *dev)
Marc Jones1587dc82017-05-15 18:55:11 -0600415{
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700416 uint64_t uma_base = get_uma_base();
417 uint32_t uma_size = get_uma_size();
418 uint32_t mem_useable = (uintptr_t)cbmem_top();
419 msr_t tom = rdmsr(TOP_MEM);
420 msr_t high_tom = rdmsr(TOP_MEM2);
421 uint64_t high_mem_useable;
422 int idx = 0x10;
Marc Jones1587dc82017-05-15 18:55:11 -0600423
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700424 /* 0x0 -> 0x9ffff */
425 ram_resource(dev, idx++, 0, 0xa0000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600426
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700427 /* 0xa0000 -> 0xbffff: legacy VGA */
428 mmio_resource(dev, idx++, 0xa0000 / KiB, 0x20000 / KiB);
429
430 /* 0xc0000 -> 0xfffff: Option ROM */
431 reserved_ram_resource(dev, idx++, 0xc0000 / KiB, 0x40000 / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600432
Marshall Dawson29f1b742017-09-06 14:59:45 -0600433 /*
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700434 * 0x100000 (1MiB) -> low top useable RAM
435 * cbmem_top() accounts for low UMA and TSEG if they are used.
Marc Jones1587dc82017-05-15 18:55:11 -0600436 */
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700437 ram_resource(dev, idx++, (1 * MiB) / KiB,
438 (mem_useable - (1 * MiB)) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600439
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700440 /* Low top useable RAM -> Low top RAM (bottom pci mmio hole) */
441 reserved_ram_resource(dev, idx++, mem_useable / KiB,
442 (tom.lo - mem_useable) / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600443
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700444 /* If there is memory above 4GiB */
445 if (high_tom.hi) {
446 /* 4GiB -> high top useable */
447 if (uma_base >= (4ull * GiB))
448 high_mem_useable = uma_base;
449 else
450 high_mem_useable = ((uint64_t)high_tom.lo |
451 ((uint64_t)high_tom.hi << 32));
Marc Jones1587dc82017-05-15 18:55:11 -0600452
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700453 ram_resource(dev, idx++, (4ull * GiB) / KiB,
454 ((high_mem_useable - (4ull * GiB)) / KiB));
Marc Jones1587dc82017-05-15 18:55:11 -0600455
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700456 /* High top useable RAM -> high top RAM */
457 if (uma_base >= (4ull * GiB)) {
458 reserved_ram_resource(dev, idx++, uma_base / KiB,
459 uma_size / KiB);
Marc Jones1587dc82017-05-15 18:55:11 -0600460 }
Marc Jones1587dc82017-05-15 18:55:11 -0600461 }
462
Marc Jones5fd1d5a2018-02-08 15:41:54 -0700463 assign_resources(dev->link_list);
Marc Jones1587dc82017-05-15 18:55:11 -0600464}
465
Marc Jones1587dc82017-05-15 18:55:11 -0600466/*********************************************************************
467 * Change the vendor / device IDs to match the generic VBIOS header. *
468 *********************************************************************/
469u32 map_oprom_vendev(u32 vendev)
470{
471 u32 new_vendev;
Richard Spiegel9247e862019-06-28 09:18:47 -0700472
473 if ((vendev >= 0x100298e0) && (vendev <= 0x100298ef))
474 new_vendev = 0x100298e0;
475 else if ((vendev >= 0x10029870) && (vendev <= 0x1002987f))
476 new_vendev = 0x10029870;
477 else
478 new_vendev = vendev;
Marc Jones1587dc82017-05-15 18:55:11 -0600479
480 if (vendev != new_vendev)
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600481 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n",
482 vendev, new_vendev);
Marc Jones1587dc82017-05-15 18:55:11 -0600483
484 return new_vendev;
485}
Marshall Dawson2942db62017-12-14 10:00:27 -0700486
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700487__weak void set_board_env_params(GNB_ENV_CONFIGURATION *params) { }
488
Marshall Dawson2942db62017-12-14 10:00:27 -0700489void SetNbEnvParams(GNB_ENV_CONFIGURATION *params)
490{
Martin Roth50f2e4c2018-10-29 11:16:53 -0600491 const struct device *dev = SOC_IOMMU_DEV;
492 params->IommuSupport = dev && dev->enabled;
Richard Spiegel2e90ee32018-07-24 12:08:22 -0700493 set_board_env_params(params);
Marshall Dawson2942db62017-12-14 10:00:27 -0700494}
495
496void SetNbMidParams(GNB_MID_CONFIGURATION *params)
497{
498 /* 0=Primary and decode all VGA resources, 1=Secondary - decode none */
499 params->iGpuVgaMode = 0;
500 params->GnbIoapicAddress = IO_APIC2_ADDR;
501}