Patrick Georgi | ac95903 | 2020-05-05 22:49:26 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 2 | |
Alexandru Gagniuc | a633980 | 2016-04-05 12:40:24 -0700 | [diff] [blame] | 3 | #define __SIMPLE_DEVICE__ |
| 4 | |
Furquan Shaikh | 76cedd2 | 2020-05-02 10:24:23 -0700 | [diff] [blame] | 5 | #include <acpi/acpi.h> |
Kyösti Mälkki | 2787237 | 2021-01-21 16:05:26 +0200 | [diff] [blame] | 6 | #include <acpi/acpi_pm.h> |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 7 | #include <arch/io.h> |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 8 | #include <device/mmio.h> |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 9 | #include <console/console.h> |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 10 | #include <device/device.h> |
| 11 | #include <device/pci.h> |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 12 | #include <device/pci_def.h> |
Barnali Sarkar | 66fe0c4 | 2017-05-23 18:17:14 +0530 | [diff] [blame] | 13 | #include <intelblocks/msr.h> |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 14 | #include <intelblocks/pmclib.h> |
Aaron Durbin | 3118b62 | 2017-09-15 11:48:53 -0600 | [diff] [blame] | 15 | #include <intelblocks/rtc.h> |
Subrata Banik | 7bc4dc5 | 2018-05-17 18:40:32 +0530 | [diff] [blame] | 16 | #include <intelblocks/tco.h> |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 17 | #include <soc/iomap.h> |
Andrey Petrov | 3b63753 | 2016-11-30 17:39:16 -0800 | [diff] [blame] | 18 | #include <soc/cpu.h> |
Alexandru Gagniuc | a633980 | 2016-04-05 12:40:24 -0700 | [diff] [blame] | 19 | #include <soc/pci_devs.h> |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 20 | #include <soc/pm.h> |
Subrata Banik | 7bc4dc5 | 2018-05-17 18:40:32 +0530 | [diff] [blame] | 21 | #include <soc/smbus.h> |
Philipp Deppenwiese | fea2429 | 2017-10-17 17:02:29 +0200 | [diff] [blame] | 22 | #include <security/vboot/vbnv.h> |
Elyes HAOUAS | add76f9 | 2019-03-21 09:55:49 +0100 | [diff] [blame] | 23 | |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 24 | #include "chip.h" |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 25 | |
Subrata Banik | 480e7e5 | 2022-02-01 19:01:36 +0530 | [diff] [blame] | 26 | uint8_t *pmc_mmio_regs(void) |
Alexandru Gagniuc | a633980 | 2016-04-05 12:40:24 -0700 | [diff] [blame] | 27 | { |
Subrata Banik | 480e7e5 | 2022-02-01 19:01:36 +0530 | [diff] [blame] | 28 | return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS; |
Alexandru Gagniuc | a633980 | 2016-04-05 12:40:24 -0700 | [diff] [blame] | 29 | } |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 30 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 31 | uintptr_t soc_read_pmc_base(void) |
Shaunak Saha | 9a0c9ac | 2016-06-27 23:00:15 -0700 | [diff] [blame] | 32 | { |
Subrata Banik | 480e7e5 | 2022-02-01 19:01:36 +0530 | [diff] [blame] | 33 | return (uintptr_t)pmc_mmio_regs(); |
Shaunak Saha | 9a0c9ac | 2016-06-27 23:00:15 -0700 | [diff] [blame] | 34 | } |
| 35 | |
Michael Niewöhner | b4d960b | 2019-11-02 12:14:06 +0100 | [diff] [blame] | 36 | uint32_t *soc_pmc_etr_addr(void) |
| 37 | { |
| 38 | return (uint32_t *)(soc_read_pmc_base() + ETR); |
| 39 | } |
| 40 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 41 | const char *const *soc_smi_sts_array(size_t *a) |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 42 | { |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 43 | static const char *const smi_sts_bits[] = { |
Subrata Banik | 4ab7ef9 | 2020-02-20 11:53:04 +0530 | [diff] [blame] | 44 | [BIOS_STS_BIT] = "BIOS", |
| 45 | [LEGACY_USB_STS_BIT] = "LEGACY USB", |
| 46 | [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI", |
| 47 | [APM_STS_BIT] = "APM", |
| 48 | [SWSMI_TMR_STS_BIT] = "SWSMI_TMR", |
| 49 | [PM1_STS_BIT] = "PM1", |
Angel Pons | 81e9263 | 2021-02-19 16:02:45 +0100 | [diff] [blame] | 50 | [GPE0_STS_BIT] = "GPE0 (reserved)", |
Subrata Banik | 4ab7ef9 | 2020-02-20 11:53:04 +0530 | [diff] [blame] | 51 | [GPIO_STS_BIT] = "GPIO_SMI", |
| 52 | [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK_SSMI", |
| 53 | [MC_SMI_STS_BIT] = "MCSMI", |
| 54 | [TCO_STS_BIT] = "TCO", |
| 55 | [PERIODIC_STS_BIT] = "PERIODIC", |
| 56 | [SERIRQ_SMI_STS_BIT] = "SERIRQ", |
| 57 | [SMBUS_SMI_STS_BIT] = "SMBUS_SMI", |
| 58 | [XHCI_SMI_STS_BIT] = "XHCI", |
| 59 | [SCS_SMI_STS_BIT] = "HOST_SMBUS", |
| 60 | [SCS_SMI_STS_BIT] = "SCS", |
| 61 | [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI", |
| 62 | [SCC2_SMI_STS_BIT] = "SCC2", |
| 63 | [SPI_SSMI_STS_BIT] = "SPI_SSMI", |
| 64 | [SPI_SMI_STS_BIT] = "SPI", |
| 65 | [PMC_OCP_SMI_STS_BIT] = "OCP_CSE", |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 66 | }; |
| 67 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 68 | *a = ARRAY_SIZE(smi_sts_bits); |
| 69 | return smi_sts_bits; |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 70 | } |
| 71 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 72 | /* |
| 73 | * For APL/GLK this check for power button status if nothing else |
| 74 | * is indicating an SMI and SMIs aren't turned into SCIs. |
| 75 | * Apparently, there is no PM1 status bit in the SMI status |
| 76 | * register. That makes things difficult for |
| 77 | * determining if the power button caused an SMI. |
| 78 | */ |
| 79 | uint32_t soc_get_smi_status(uint32_t generic_sts) |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 80 | { |
Furquan Shaikh | 43810d9 | 2017-10-16 22:22:46 -0700 | [diff] [blame] | 81 | if (generic_sts == 0 && !(pmc_read_pm1_control() & SCI_EN)) { |
Barnali Sarkar | 9e55ff6 | 2017-06-05 20:01:14 +0530 | [diff] [blame] | 82 | uint16_t pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS); |
Aaron Durbin | a554b71 | 2016-06-10 18:04:21 -0500 | [diff] [blame] | 83 | |
| 84 | /* Fake PM1 status bit if power button pressed. */ |
| 85 | if (pm1_sts & PWRBTN_STS) |
Subrata Banik | 4ab7ef9 | 2020-02-20 11:53:04 +0530 | [diff] [blame] | 86 | generic_sts |= (1 << PM1_STS_BIT); |
Aaron Durbin | a554b71 | 2016-06-10 18:04:21 -0500 | [diff] [blame] | 87 | } |
| 88 | |
Angel Pons | 81e9263 | 2021-02-19 16:02:45 +0100 | [diff] [blame] | 89 | /* |
| 90 | * GPE0_STS is reserved in APL/GLK datasheets. For compatibility |
| 91 | * with common code, mask it out so that it is always zero. |
| 92 | */ |
| 93 | return generic_sts & ~(1 << GPE0_STS_BIT); |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 94 | } |
| 95 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 96 | const char *const *soc_tco_sts_array(size_t *a) |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 97 | { |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 98 | static const char *const tco_sts_bits[] = { |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 99 | [3] = "TIMEOUT", |
| 100 | [17] = "SECOND_TO", |
| 101 | }; |
| 102 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 103 | *a = ARRAY_SIZE(tco_sts_bits); |
| 104 | return tco_sts_bits; |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 105 | } |
| 106 | |
Furquan Shaikh | c4e652f | 2017-10-11 14:44:29 -0700 | [diff] [blame] | 107 | const char *const *soc_std_gpe_sts_array(size_t *a) |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 108 | { |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 109 | static const char *const gpe_sts_bits[] = { |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 110 | [0] = "PCIE_SCI", |
| 111 | [2] = "SWGPE", |
| 112 | [3] = "PCIE_WAKE0", |
| 113 | [4] = "PUNIT", |
| 114 | [6] = "PCIE_WAKE1", |
| 115 | [7] = "PCIE_WAKE2", |
| 116 | [8] = "PCIE_WAKE3", |
| 117 | [9] = "PCI_EXP", |
| 118 | [10] = "BATLOW", |
| 119 | [11] = "CSE_PME", |
| 120 | [12] = "XDCI_PME", |
| 121 | [13] = "XHCI_PME", |
| 122 | [14] = "AVS_PME", |
| 123 | [15] = "GPIO_TIER1_SCI", |
| 124 | [16] = "SMB_WAK", |
| 125 | [17] = "SATA_PME", |
| 126 | }; |
| 127 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 128 | *a = ARRAY_SIZE(gpe_sts_bits); |
| 129 | return gpe_sts_bits; |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 130 | } |
| 131 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 132 | void soc_clear_pm_registers(uintptr_t pmc_bar) |
Duncan Laurie | 2e79009 | 2016-09-19 12:05:49 -0700 | [diff] [blame] | 133 | { |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 134 | uint32_t gen_pmcon1; |
| 135 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 136 | gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1)); |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 137 | /* Clear the status bits. The RPS field is cleared on a 0 write. */ |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 138 | write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1 & ~RPS); |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 139 | } |
| 140 | |
Furquan Shaikh | c4e652f | 2017-10-11 14:44:29 -0700 | [diff] [blame] | 141 | void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2) |
Hannah Williams | 01bc897 | 2016-02-04 20:13:34 -0800 | [diff] [blame] | 142 | { |
Aaron Durbin | e4d7abc | 2017-04-16 22:05:36 -0500 | [diff] [blame] | 143 | DEVTREE_CONST struct soc_intel_apollolake_config *config; |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 144 | |
Kyösti Mälkki | d5f645c | 2019-09-28 00:20:27 +0300 | [diff] [blame] | 145 | config = config_of_soc(); |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 146 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 147 | /* Assign to out variable */ |
| 148 | *dw0 = config->gpe0_dw1; |
| 149 | *dw1 = config->gpe0_dw2; |
| 150 | *dw2 = config->gpe0_dw3; |
| 151 | } |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 152 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 153 | void soc_fill_power_state(struct chipset_power_state *ps) |
| 154 | { |
Subrata Banik | 480e7e5 | 2022-02-01 19:01:36 +0530 | [diff] [blame] | 155 | uintptr_t pmc_bar0 = soc_read_pmc_base(); |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 156 | |
Subrata Banik | 7bc4dc5 | 2018-05-17 18:40:32 +0530 | [diff] [blame] | 157 | ps->tco1_sts = tco_read_reg(TCO1_STS); |
| 158 | ps->tco2_sts = tco_read_reg(TCO2_STS); |
| 159 | |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 160 | ps->prsts = read32((void *)(pmc_bar0 + PRSTS)); |
| 161 | ps->gen_pmcon1 = read32((void *)(pmc_bar0 + GEN_PMCON1)); |
| 162 | ps->gen_pmcon2 = read32((void *)(pmc_bar0 + GEN_PMCON2)); |
| 163 | ps->gen_pmcon3 = read32((void *)(pmc_bar0 + GEN_PMCON3)); |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 164 | |
Subrata Banik | 7bc4dc5 | 2018-05-17 18:40:32 +0530 | [diff] [blame] | 165 | printk(BIOS_DEBUG, "prsts: %08x\n", |
| 166 | ps->prsts); |
| 167 | printk(BIOS_DEBUG, "tco_sts: %04x %04x\n", |
| 168 | ps->tco1_sts, ps->tco2_sts); |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 169 | printk(BIOS_DEBUG, |
| 170 | "gen_pmcon1: %08x gen_pmcon2: %08x gen_pmcon3: %08x\n", |
| 171 | ps->gen_pmcon1, ps->gen_pmcon2, ps->gen_pmcon3); |
Duncan Laurie | a673d1c | 2016-09-19 12:02:54 -0700 | [diff] [blame] | 172 | } |
Andrey Petrov | 3b63753 | 2016-11-30 17:39:16 -0800 | [diff] [blame] | 173 | |
Hannah Williams | cdecc0d | 2018-01-04 11:57:14 -0800 | [diff] [blame] | 174 | /* Return 0, 3, or 5 to indicate the previous sleep state. */ |
| 175 | int soc_prev_sleep_state(const struct chipset_power_state *ps, |
| 176 | int prev_sleep_state) |
| 177 | { |
| 178 | /* WAK_STS bit will not be set when waking from G3 state */ |
| 179 | |
| 180 | if (!(ps->pm1_sts & WAK_STS) && (ps->gen_pmcon1 & COLD_BOOT_STS)) |
| 181 | prev_sleep_state = ACPI_S5; |
| 182 | return prev_sleep_state; |
| 183 | } |
| 184 | |
Aaron Durbin | 3118b62 | 2017-09-15 11:48:53 -0600 | [diff] [blame] | 185 | static int rtc_failed(uint32_t gen_pmcon1) |
| 186 | { |
| 187 | return !!(gen_pmcon1 & RPS); |
| 188 | } |
| 189 | |
| 190 | int soc_get_rtc_failed(void) |
| 191 | { |
Kyösti Mälkki | 2787237 | 2021-01-21 16:05:26 +0200 | [diff] [blame] | 192 | const struct chipset_power_state *ps; |
Aaron Durbin | 3118b62 | 2017-09-15 11:48:53 -0600 | [diff] [blame] | 193 | |
Fabio Aiuto | fdcf698 | 2022-09-11 12:25:13 +0200 | [diff] [blame] | 194 | if (acpi_fetch_pm_state(&ps, PS_CLAIMER_RTC) < 0) |
Aaron Durbin | 3118b62 | 2017-09-15 11:48:53 -0600 | [diff] [blame] | 195 | return 1; |
Aaron Durbin | 3118b62 | 2017-09-15 11:48:53 -0600 | [diff] [blame] | 196 | |
| 197 | return rtc_failed(ps->gen_pmcon1); |
| 198 | } |
Aaron Durbin | 0990fbf | 2017-09-15 15:23:04 -0600 | [diff] [blame] | 199 | |
| 200 | int vbnv_cmos_failed(void) |
| 201 | { |
Subrata Banik | 480e7e5 | 2022-02-01 19:01:36 +0530 | [diff] [blame] | 202 | uintptr_t pmc_bar = soc_read_pmc_base(); |
Furquan Shaikh | 9d07910 | 2018-02-02 15:11:29 -0800 | [diff] [blame] | 203 | uint32_t gen_pmcon1 = read32((void *)(pmc_bar + GEN_PMCON1)); |
| 204 | int rtc_failure = rtc_failed(gen_pmcon1); |
| 205 | |
| 206 | if (rtc_failure) { |
| 207 | printk(BIOS_INFO, "RTC failed!\n"); |
| 208 | |
| 209 | /* We do not want to write 1 to clear-1 bits. Set them to 0. */ |
| 210 | gen_pmcon1 &= ~GEN_PMCON1_CLR1_BITS; |
| 211 | |
| 212 | /* RPS is write 0 to clear. */ |
| 213 | gen_pmcon1 &= ~RPS; |
| 214 | |
| 215 | write32((void *)(pmc_bar + GEN_PMCON1), gen_pmcon1); |
| 216 | } |
| 217 | |
| 218 | return rtc_failure; |
Aaron Durbin | 0990fbf | 2017-09-15 15:23:04 -0600 | [diff] [blame] | 219 | } |
Eugene Myers | ebc8423 | 2020-01-21 16:46:16 -0500 | [diff] [blame] | 220 | |
| 221 | /* STM Support */ |
| 222 | uint16_t get_pmbase(void) |
| 223 | { |
| 224 | return (uint16_t) ACPI_BASE_ADDRESS; |
| 225 | } |
Angel Pons | 505e383 | 2021-04-17 13:02:37 +0200 | [diff] [blame] | 226 | |
| 227 | void pmc_soc_set_afterg3_en(const bool on) |
| 228 | { |
Angel Pons | f585c6e | 2021-06-25 10:09:35 +0200 | [diff] [blame] | 229 | const uintptr_t gen_pmcon1 = soc_read_pmc_base() + GEN_PMCON1; |
Angel Pons | 505e383 | 2021-04-17 13:02:37 +0200 | [diff] [blame] | 230 | uint32_t reg32; |
| 231 | |
Angel Pons | f585c6e | 2021-06-25 10:09:35 +0200 | [diff] [blame] | 232 | reg32 = read32p(gen_pmcon1); |
Angel Pons | 505e383 | 2021-04-17 13:02:37 +0200 | [diff] [blame] | 233 | if (on) |
| 234 | reg32 &= ~SLEEP_AFTER_POWER_FAIL; |
| 235 | else |
| 236 | reg32 |= SLEEP_AFTER_POWER_FAIL; |
Angel Pons | f585c6e | 2021-06-25 10:09:35 +0200 | [diff] [blame] | 237 | write32p(gen_pmcon1, reg32); |
Angel Pons | 505e383 | 2021-04-17 13:02:37 +0200 | [diff] [blame] | 238 | } |