blob: 1f855887daff84ba3f18c480c893173d52a13295 [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Pratik Prajapati9027e1b2017-08-23 17:37:43 -07002
Patrick Rudolph9b5447b2019-12-04 13:51:00 +01003#include <device/pci_ids.h>
4#include <device/pci_ops.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -07005#include <fsp/api.h>
6#include <soc/ramstage.h>
7#include <soc/vr_config.h>
Patrick Rudolph9b5447b2019-12-04 13:51:00 +01008#include <console/console.h>
9#include <intelblocks/cpulib.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070010
11static const struct vr_config default_configs[NUM_VR_DOMAINS] = {
Roy Mingi Park1ac2ad02019-02-13 11:10:45 -080012 [VR_SYSTEM_AGENT] = {
13 .vr_config_enable = 1,
14 .psi1threshold = VR_CFG_AMP(20),
15 .psi2threshold = VR_CFG_AMP(5),
16 .psi3threshold = VR_CFG_AMP(1),
17 .psi3enable = 1,
18 .psi4enable = 1,
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010019 .imon_slope = 0,
20 .imon_offset = 0,
21 .icc_max = 0,
Roy Mingi Park1ac2ad02019-02-13 11:10:45 -080022 .voltage_limit = 1520,
23 },
24 [VR_IA_CORE] = {
25 .vr_config_enable = 1,
26 .psi1threshold = VR_CFG_AMP(20),
27 .psi2threshold = VR_CFG_AMP(5),
28 .psi3threshold = VR_CFG_AMP(1),
29 .psi3enable = 1,
30 .psi4enable = 1,
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010031 .imon_slope = 0,
32 .imon_offset = 0,
33 .icc_max = 0,
Roy Mingi Park1ac2ad02019-02-13 11:10:45 -080034 .voltage_limit = 1520,
35 },
36 [VR_GT_UNSLICED] = {
37 .vr_config_enable = 1,
38 .psi1threshold = VR_CFG_AMP(20),
39 .psi2threshold = VR_CFG_AMP(5),
40 .psi3threshold = VR_CFG_AMP(1),
41 .psi3enable = 1,
42 .psi4enable = 1,
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010043 .imon_slope = 0,
44 .imon_offset = 0,
45 .icc_max = 0,
Roy Mingi Park1ac2ad02019-02-13 11:10:45 -080046 .voltage_limit = 1520,
47 },
48 [VR_GT_SLICED] = {
49 .vr_config_enable = 1,
50 .psi1threshold = VR_CFG_AMP(20),
51 .psi2threshold = VR_CFG_AMP(5),
52 .psi3threshold = VR_CFG_AMP(1),
53 .psi3enable = 1,
54 .psi4enable = 1,
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010055 .imon_slope = 0,
56 .imon_offset = 0,
57 .icc_max = 0,
Roy Mingi Park1ac2ad02019-02-13 11:10:45 -080058 .voltage_limit = 1520,
59 },
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070060};
61
Patrick Rudolph9de8c802020-05-18 12:03:52 +020062struct vr_lookup_item {
63 uint16_t tdp_min;
64 enum chip_pl2_4_cfg pl2_4_cfg; /* Use 'value_not_set' for don't care */
65 uint16_t conf[NUM_VR_DOMAINS];
66};
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010067
Patrick Rudolph9de8c802020-05-18 12:03:52 +020068struct vr_lookup {
69 uint16_t mchid;
70 uint8_t num_items;
71 const struct vr_lookup_item *items;
72};
73
74#define VR_CONFIG(x, y) \
75 static const struct vr_lookup_item vr_config_##x##_##y[] =
76#define VR_CONFIG_ICC(x) VR_CONFIG(x, ICC)
77#define VR_CONFIG_LL(x) VR_CONFIG(x, LL)
78#define VR_CONFIG_TDC(x) VR_CONFIG(x, TDC)
79
80#define VR_REFITEM(x, y) { x, ARRAY_SIZE(vr_config_##x##_##y), vr_config_##x##_##y}
81#define VR_REFITEM_ICC(x) VR_REFITEM(x, ICC)
82#define VR_REFITEM_LL(x) VR_REFITEM(x, LL)
83#define VR_REFITEM_TDC(x) VR_REFITEM(x, TDC)
84
85static uint16_t load_table(const struct vr_lookup *tbl,
86 const int tbl_entries,
87 const int domain,
88 const uint16_t tdp,
89 const uint16_t mch_id)
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010090{
Patrick Rudolph9de8c802020-05-18 12:03:52 +020091 const config_t *cfg = config_of_soc();
Patrick Rudolph9b5447b2019-12-04 13:51:00 +010092
Patrick Rudolph9de8c802020-05-18 12:03:52 +020093 for (size_t i = 0; i < tbl_entries; i++) {
94 if (tbl[i].mchid != mch_id)
95 continue;
96
97 for (size_t j = 0; j < tbl[i].num_items; j++) {
98 if (tbl[i].items[j].tdp_min > tdp)
99 continue;
100
101 if ((tbl[i].items[j].pl2_4_cfg != value_not_set) &&
102 (tbl[i].items[j].pl2_4_cfg != cfg->cpu_pl2_4_cfg))
103 continue;
104
105 return tbl[i].items[j].conf[domain];
106 }
107 break;
108 }
109
110 printk(BIOS_ERR, "ERROR: Unknown MCH (0x%x) in %s\n", mch_id, __func__);
111
112 return 0;
113}
114
115/*
116 * Iccmax table from Doc #337344 Section 7.2 DC Specifications for CFL.
117 * Iccmax table from Doc #338023 Section 7.2 DC Specifications for WHL.
118 * Iccmax table from Doc #606599 Section 7.2 DC Specifications for CML.
119 *
120 * Platform Segment SA IA GT (GT/GTx)
121 * ---------------------------------------------------------------------
122 * CFL-U (28W) GT3 quad 8.5 64 64
123 * CFL-U (28W) GT3 dual 8.5 64 64
124 *
125 * CFL-H (45W) GT2 hex 11.1 128 0
126 * CFL-H (45W) GT2 quad 11.1 86 0
127 *
128 * CFL-S (95W) GT2 octa 11.1 193 45
129 *
130 * CFL-S (95W) GT2 hex 11.1 138 45
131 * CFL-S (65W) GT2 hex 11.1 133 45
132 * CFL-S (80W) GT2 hex 11.1 133 45
133 * CFL-S (35W) GT2 hex 11.1 104 35
134 *
135 * CFL-S (91W) GT2 quad 11.1 100 45
136 * CFL-S (83W) GT2 quad 11.1 100 45
137 * CFL-S (71W) GT2 quad 11.1 100 45
138 * CFL-S (65W) GT2 quad 11.1 79 45
139 * CFL-S (62W) GT2 quad 11.1 79 45
140 * CFL-S (35W) GT2 quad 11.1 66 35
141 *
142 * CFL-S (58W) GT2 dual 11.1 79 45
143 * CFL-S (54W) GT2 dual 11.1 58 45
144 * CFL-S (35W) GT2 dual 11.1 40 35
145 *
146 * CNL-U (15W) 13 34 0
147 *
148 * WHL-U (15W) GT2 quad 6 70 31
149 * WHL-U (15W) GT2 dual 6 35 31
150 *
151 * CML-U v1/v2 (15W) GT2 hex 6 85(70) 31
152 * CML-U v1/v2 (15W) GT2 quad 6 85(70) 31
153 * CML-U v1/v2 (15W) GT2 dual 6 35 31
154 *
155 * CML-H (65W) GT2 octa 11.1 192(165) 32
156 * CML-H (45W) GT2 octa 11.1 165(140) 32
157 * CML-H (45W) GT2 hex 11.1 140(128) 32
158 * CML-H (45W) GT2 quad 11.1 105(86) 32
159 *
160 * CML-S (125W)GT2 deca 11.1 245(210) 35
161 * CML-S (125W)GT2 octa 11.1 245(210) 35
162 * CML-S (125W)GT2 hex 11.1 140 35
163 * CML-S XeonW (80W) GT2 deca 11.1 210 35
164 * CML-S XeonW (80W) GT2 octa 11.1 210 35
165 * CML-S XeonW (80W) GT2 hex 11.1 140 35
166 * CML-S (65W) GT2 deca 11.1 210(175) 35
167 * CML-S (65W) GT2 octa 11.1 210(175) 35
168 * CML-S (65W) GT2 hex 11.1 140 35
169 * CML-S (35W) GT2 deca 11.1 140(104) 35
170 * CML-S (35W) GT2 octa 11.1 140(104) 35
171 * CML-S (35W) GT2 hex 11.1 104 35
172 *
173 * GT0 versions are the same as GT2/GT3, but have GT/GTx set to 0.
174 * The above values in () are for baseline.
175 */
176
177VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CNL_ID_U) {
178 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(13, 34, 0, 0) },
179};
180VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CNL_ID_Y) {
181 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(13, 34, 0, 0) },
182};
183VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_WHL_ID_W_4) {
184 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(6, 70, 31, 31) },
185};
186VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_WHL_ID_W_2) {
187 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(6, 35, 31, 31) },
188};
189VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_U) {
190 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(8.5, 64, 64, 64) },
191};
192VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_U_2) {
193 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(8.5, 64, 64, 64) },
194};
195VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H_8) { /* undocumented */
196 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 128, 0, 0) },
197};
198VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H) {
199 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 128, 0, 0) },
200};
201VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H_4) {
202 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 86, 0, 0) },
203};
204VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2) {
205 { 58, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 79, 35, 35) },
206 { 54, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 58, 45, 45) },
207 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 40, 35, 35) },
208};
Angel Pons16c06c22020-11-11 10:39:20 +0100209VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4) {
210 { 71, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 100, 45, 45) },
211 { 62, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 79, 45, 45) },
212 { 35, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 66, 35, 35) },
213};
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200214VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8) {
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200215 { 80, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 193, 45, 45) },
216 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 186, 45, 45) },
217 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200218};
219VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8) {
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200220 { 80, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 193, 45, 45) },
221 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 186, 45, 45) },
222 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
223};
224VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8) {
225 { 80, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 193, 45, 45) },
226 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 186, 45, 45) },
227 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200228};
229VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S) {
230 { 95, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 138, 45, 45) },
231 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 133, 45, 45) },
232 { 54, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 45, 45) },
233 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
234};
235VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6) {
236 { 95, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 138, 45, 45) },
237 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 133, 45, 45) },
238 { 54, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 45, 45) },
239 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
240};
241VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6) {
242 { 95, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 138, 45, 45) },
243 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 133, 45, 45) },
244 { 54, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 45, 45) },
245 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
246};
247VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4) {
248 { 71, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 100, 45, 45) },
249 { 62, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 79, 45, 45) },
250 { 54, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 66, 45, 45) },
251 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 66, 35, 35) },
252};
253VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_ULT) {
254 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(6, 85, 31, 31) },
255 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(6, 70, 31, 31) },
256};
257VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_ULT_6_2) {
258 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(6, 85, 31, 31) },
259 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(6, 70, 31, 31) },
260};
261VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_ULT_2_2) {
262 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(6, 35, 31, 31) },
263};
264VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_H_8_2) {
265 { 65, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 165, 32, 32) },
266 { 65, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 192, 32, 32) },
267 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 32, 32) },
268 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 165, 32, 32) },
269};
270VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_H) {
271 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 32, 32) },
272 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 32, 32) },
273};
274VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_H_4_2) {
275 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 105, 32, 32) },
276 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 86, 32, 32) },
277};
278VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2) {
279 {125, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 245, 35, 35) },
280 {125, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
281 { 80, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
282 { 65, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
283 { 65, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 175, 35, 35) },
284 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 35, 35) },
285 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
286};
287VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2) {
288 {125, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 245, 35, 35) },
289 {125, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
290 { 80, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
291 { 65, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 210, 35, 35) },
292 { 65, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 175, 35, 35) },
293 { 0, performance, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 35, 35) },
294 { 0, baseline, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
295};
296VR_CONFIG_ICC(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2) {
297 { 65, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 140, 35, 35) },
298 { 0, value_not_set, VR_CFG_ALL_DOMAINS_ICC(11.1, 104, 35, 35) },
299};
300
301static const struct vr_lookup vr_config_icc[] = {
302 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CNL_ID_U),
303 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CNL_ID_Y),
304 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_WHL_ID_W_4),
305 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_WHL_ID_W_2),
306 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_U),
307 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_U_2),
308 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H_8),
309 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H),
310 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_H_4),
311 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2),
Angel Pons16c06c22020-11-11 10:39:20 +0100312 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4),
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200313 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8),
314 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8),
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200315 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8),
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200316 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S),
317 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6),
318 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6),
319 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4),
320 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_ULT),
321 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_ULT_6_2),
322 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_ULT_2_2),
323 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_H_8_2),
324 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_H),
325 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_H_4_2),
326 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2),
327 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2),
328 VR_REFITEM_ICC(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2),
329};
330
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200331VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CNL_ID_U) {
332 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 2.0, 2.0) },
333};
334VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CNL_ID_Y) {
335 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 2.0, 2.0) },
336};
337VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_WHL_ID_W_4) { /* unspecified */
338 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 0, 0) },
339};
340VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_WHL_ID_W_2) { /* unspecified */
341 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 0, 0) },
342};
343VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_U) {
344 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 2.0, 2.0) },
345};
346VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_U_2) {
347 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 2.0, 2.0) },
348};
349VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H_8) {
350 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 2.7, 2.7) },
351};
352VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H) {
353 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 2.7, 2.7) },
354};
355VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H_4) {
356 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 2.7, 2.7) },
357};
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200358VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_4) {
359 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
360};
361VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4) {
362 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
363};
364VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2) {
365 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
366};
367VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8) {
368 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.6, 3.1, 3.1) },
369};
370VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8) {
371 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.6, 3.1, 3.1) },
372};
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200373VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8) {
374 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.6, 3.1, 3.1) },
375};
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200376VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S) {
377 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
378};
379VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6) {
380 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
381};
382VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6) {
383 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
384};
385VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4) {
386 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.1, 3.1, 3.1) },
387};
388VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_ULT) {
389 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 3.1, 3.1) },
390};
391VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_ULT_6_2) {
392 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.8, 3.1, 3.1) },
393};
394VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_ULT_2_2) {
395 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 2.4, 3.1, 3.1) },
396};
397VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_H_8_2) {
398 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 2.7, 2.7) },
399};
400VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_H) {
401 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 2.7, 2.7) },
402};
403VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_H_4_2) {
404 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 2.7, 2.7) },
405};
406VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2) {
407 { 36, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 4.0, 4.0) },
408 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.7, 4.0, 4.0) },
409};
410VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2) {
411 { 36, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 4.0, 4.0) },
412 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.7, 4.0, 4.0) },
413};
414VR_CONFIG_LL(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2) {
415 {125, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.1, 4.0, 4.0) },
416 { 0, value_not_set, VR_CFG_ALL_DOMAINS_LOADLINE(10.3, 1.7, 4.0, 4.0) },
417};
418
419static const struct vr_lookup vr_config_ll[] = {
420 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CNL_ID_U),
421 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CNL_ID_Y),
422 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_WHL_ID_W_4),
423 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_WHL_ID_W_2),
424 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_U),
425 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_U_2),
426 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H_8),
427 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H),
428 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_H_4),
429 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_4),
430 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4),
431 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2),
432 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8),
433 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8),
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200434 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8),
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200435 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S),
436 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6),
437 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6),
438 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4),
439 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_ULT),
440 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_ULT_6_2),
441 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_ULT_2_2),
442 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_H_8_2),
443 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_H),
444 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_H_4_2),
445 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2),
446 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2),
447 VR_REFITEM_LL(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2),
448};
449
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200450VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S) {
451 { 58, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 33, 30, 30) },
452 { 54, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 31, 30, 30) },
453 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 29, 25, 25) },
454};
455VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2) {
456 { 58, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 33, 30, 30) },
457 { 54, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 31, 30, 30) },
458 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 29, 25, 25) },
459};
460VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4) {
461 { 71, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 70, 30, 30) },
462 { 62, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 62, 30, 30) },
463 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 45, 25, 25) },
464};
465VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_4) {
466 { 71, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 70, 30, 30) },
467 { 62, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 62, 30, 30) },
468 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 45, 25, 25) },
469};
470VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4) {
471 { 71, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 70, 30, 30) },
472 { 62, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 62, 30, 30) },
473 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 45, 25, 25) },
474};
475VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6) {
476 { 95, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 100, 30, 30) },
477 { 80, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 89, 30, 30) },
478 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 91, 30, 30) },
479 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 25, 25) },
480};
481VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6) {
482 { 95, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 100, 30, 30) },
483 { 80, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 89, 30, 30) },
484 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 91, 30, 30) },
485 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 25, 25) },
486};
487VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8) {
488 { 80, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 150, 30, 30) },
489 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 146, 30, 30) },
490 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 25, 25) },
491};
492VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8) {
493 { 80, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 150, 30, 30) },
494 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 146, 30, 30) },
495 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 25, 25) },
496};
497VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8) {
498 { 80, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 150, 30, 30) },
499 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 146, 30, 30) },
500 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 25, 25) },
501};
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200502VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_ULT) {
503 { 0, baseline, VR_CFG_ALL_DOMAINS_TDC(4, 48, 22, 22) },
504 { 0, performance, VR_CFG_ALL_DOMAINS_TDC(4, 58, 22, 22) },
505};
506VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_ULT_6_2) {
507 { 0, baseline, VR_CFG_ALL_DOMAINS_TDC(4, 48, 22, 22) },
508 { 0, performance, VR_CFG_ALL_DOMAINS_TDC(4, 58, 22, 22) },
509};
510VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_ULT_2_2) {
511 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(4, 24, 22, 22) },
512};
513VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_H_8_2) {
514 { 65, performance, VR_CFG_ALL_DOMAINS_TDC(10, 146, 25, 25) },
515 { 65, baseline, VR_CFG_ALL_DOMAINS_TDC(10, 117, 25, 25) },
516 { 0, performance, VR_CFG_ALL_DOMAINS_TDC(10, 125, 25, 25) },
517 { 0, baseline, VR_CFG_ALL_DOMAINS_TDC(10, 86, 25, 25) },
518};
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200519VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_H) {
520 { 0, performance, VR_CFG_ALL_DOMAINS_TDC(10, 92, 25, 25) },
521 { 0, baseline, VR_CFG_ALL_DOMAINS_TDC(10, 80, 25, 25) },
522};
523VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_H_4_2) {
524 { 0, performance, VR_CFG_ALL_DOMAINS_TDC(10, 80, 25, 25) },
525 { 0, baseline, VR_CFG_ALL_DOMAINS_TDC(10, 60, 25, 25) },
526};
527VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2) {
528 { 36, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 175, 28, 28) },
529 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 100, 28, 28) },
530};
531VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2) {
532 { 36, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 175, 28, 28) },
533 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 100, 28, 28) },
534};
535VR_CONFIG_TDC(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2) {
536 {125, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 132, 28, 28) },
537 { 65, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 104, 28, 28) },
538 { 0, value_not_set, VR_CFG_ALL_DOMAINS_TDC(10, 74, 28, 28) },
539};
540
541static const struct vr_lookup vr_config_tdc[] = {
Patrick Rudolphc59d9e32020-05-22 12:13:43 +0200542 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S),
543 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_2),
544 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_4),
545 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_4),
546 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_4),
547 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_6),
548 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_6),
549 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_S_8),
550 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_WS_8),
551 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CFL_ID_S_DT_8),
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200552 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_ULT),
553 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_ULT_6_2),
554 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_ULT_2_2),
555 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_H_8_2),
556 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_H),
557 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_H_4_2),
558 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_8_2),
559 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_S_P0P1_10_2),
560 VR_REFITEM_TDC(PCI_DEVICE_ID_INTEL_CML_S_G0G1_P0P1_6_2),
561};
562
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200563static uint16_t get_sku_voltagelimit(int domain)
564{
565 return 1520;
566}
567
568static uint16_t get_sku_icc_max(const int domain,
569 const uint16_t tdp,
570 const uint16_t mch_id,
571 const uint16_t igd_id)
572{
573 if (igd_id == 0xffff && ((domain == VR_GT_SLICED) || (domain == VR_GT_UNSLICED)))
574 return 0;
575
576 return load_table(vr_config_icc, ARRAY_SIZE(vr_config_icc), domain, tdp, mch_id);
577}
578
579void fill_vr_domain_config(void *params,
580 int domain, const struct vr_config *chip_cfg)
581{
582 FSP_S_CONFIG *vr_params = (FSP_S_CONFIG *)params;
583 const struct vr_config *cfg;
Patrick Rudolph9b5447b2019-12-04 13:51:00 +0100584 static uint16_t mch_id = 0, igd_id = 0;
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200585 const uint16_t tdp = cpu_get_power_max();
586
Patrick Rudolph9b5447b2019-12-04 13:51:00 +0100587 if (!mch_id) {
588 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
589 mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
590 }
591 if (!igd_id) {
592 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
593 igd_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff;
594 }
595
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700596 if (domain < 0 || domain >= NUM_VR_DOMAINS)
597 return;
598
599 /* Use device tree override if requested. */
600 if (chip_cfg->vr_config_enable)
601 cfg = chip_cfg;
602 else
603 cfg = &default_configs[domain];
604
605 vr_params->VrConfigEnable[domain] = cfg->vr_config_enable;
606 vr_params->Psi1Threshold[domain] = cfg->psi1threshold;
607 vr_params->Psi2Threshold[domain] = cfg->psi2threshold;
608 vr_params->Psi3Threshold[domain] = cfg->psi3threshold;
609 vr_params->Psi3Enable[domain] = cfg->psi3enable;
610 vr_params->Psi4Enable[domain] = cfg->psi4enable;
611 vr_params->ImonSlope[domain] = cfg->imon_slope;
612 vr_params->ImonOffset[domain] = cfg->imon_offset;
Patrick Rudolph9b5447b2019-12-04 13:51:00 +0100613
614 /* If board provided non-zero value, use it. */
615 if (cfg->voltage_limit)
616 vr_params->VrVoltageLimit[domain] = cfg->voltage_limit;
617 else
618 vr_params->VrVoltageLimit[domain] = get_sku_voltagelimit(domain);
619
620 if (cfg->icc_max)
621 vr_params->IccMax[domain] = cfg->icc_max;
622 else
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200623 vr_params->IccMax[domain] = get_sku_icc_max(domain, tdp, mch_id, igd_id);
Patrick Rudolph9b5447b2019-12-04 13:51:00 +0100624
625 if (cfg->ac_loadline)
626 vr_params->AcLoadline[domain] = cfg->ac_loadline;
627 else
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200628 vr_params->AcLoadline[domain] = load_table(vr_config_ll,
629 ARRAY_SIZE(vr_config_ll),
630 domain, tdp, mch_id);
Patrick Rudolph9b5447b2019-12-04 13:51:00 +0100631
632 if (cfg->dc_loadline)
633 vr_params->DcLoadline[domain] = cfg->dc_loadline;
634 else
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200635 vr_params->DcLoadline[domain] = load_table(vr_config_ll,
636 ARRAY_SIZE(vr_config_ll),
637 domain, tdp, mch_id);
Marx Wang9318d6d2020-02-07 16:44:14 +0800638
639 vr_params->TdcEnable[domain] = !cfg->tdc_disable;
640
641 if (cfg->tdc_powerlimit)
642 vr_params->TdcPowerLimit[domain] = cfg->tdc_powerlimit;
643 else
Patrick Rudolph9de8c802020-05-18 12:03:52 +0200644 vr_params->TdcPowerLimit[domain] = load_table(vr_config_tdc,
645 ARRAY_SIZE(vr_config_tdc),
646 domain, tdp, mch_id);
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700647}